On Activation, Connection, and Behavior in Dynamic Architectures

Diego Marmsoler, Mario Gleirscher

Abstract

The architecture of a system describes the system’s overall organization into components and connections between those components. With the emergence of mobile computing, dynamic architectures became increasingly important. In such architectures, components may appear or disappear, and connections may change over time. Despite the growing importance of dynamic architectures, the specification of properties for those architectures remains a challenge. To address this problem, we introduce the notion of configuration traces to model properties of dynamic architectures. Then, we characterize activation, connection, and behavior properties as special sets of configuration traces. We then show soundness and relative completeness of our characterization, i.e., we show that the intersection of an activation, connection, and behavior property contains all relevant configuration traces and that (almost) every property can be separated into these classes. Configuration traces can be used to specify general properties of dynamic architectures and the separation into different classes provides a systematic way for their specification. To evaluate our approach we apply it to the specification and verification of the Blackboard architecture pattern.

Keywords: Dynamic Architectures, Architecture Specification, Trace Semantics, Configuration traces

---

1 Faculty of Computer Science, Technische Universität München, Germany, 85748 Garching bei München, E-mail: {diego.marmsoler,mario.gleirscher}@tum.de
1 Introduction

A system’s architecture provides a set of components and connections between their ports. With the emergence of mobile computing, dynamic architectures became more and more important [5, 11, 24]. In such architectures, components can appear and disappear and connections can change, both over time.

Despite the increasing importance of dynamic architectures some questions regarding their specification still remain:

• How can properties of dynamic architectures be specified in general?
• How can those properties be separated into different classes?

A property of dynamic architectures characterizes executions of such architectures. Consider, for example, the following property for a publisher-subscriber [9] system: Whenever a component $p$ of type Publisher provides a message for which a Subscriber component $s$ was subscribed, $s$ is connected to $p$. Another example describes a property of a Blackboard architecture [9]: Whenever a component of type BlackBoard provides a message containing a problem to be solved, a component of type KnowledgeSource, able to solve this problem, is eventually activated. Usually, such properties can be separated into different classes, such as: (i) Behavior properties characterizing the behavior of certain components. (ii) Activation properties characterizing the activation/deactivation of components. (iii) Connection properties characterizing the dynamic connection between components.

To answer the above questions, we first introduce a formal model of dynamic architectures. Thereby we model an architecture as a set of configuration traces which, in turn, are sequences over architecture configurations. An architecture configuration is modeled as a set of components, valuations of the component ports with messages, and connections between these ports.

In a second step, we characterize behavior, activation, and connection properties as sets of configuration traces fulfilling certain closure properties. Then, we show soundness of our characterization, i.e., that the intersection of a behavior, activation, and a connection property contains all configuration traces satisfying corresponding activation, connection, and behavior aspects, respectively.

Moreover, we show relative completeness of our characterization. Thereby we characterize the notion of separable architecture property and show that each separable architecture property can be uniquely described through the intersection of a corresponding behavior, activation, and connection prop-
As a practical implication of our findings, we propose a method to specify dynamic architectures, separating activation, connection, and behavioral aspects. Finally, we demonstrate the approach by specifying (and verifying) the Blackboard pattern for dynamic architectures. Therefore, we first specify behavior, activation, and connection properties for Blackboard architectures. Then, we specify the pattern’s guarantee as an architecture property. Finally, we verify the pattern by proving its guarantee from the original properties.

The article is organized as follows: In the remainder of this section we discuss changes to a previous version of this paper and introduce the Blackboard pattern as a running example. Section 2 introduces our model for dynamic architectures. Section 3 characterizes the different classes of properties and provides soundness and completeness results. Section 4 presents an approach to systematically specify properties and applies it to specify the Blackboard pattern. In Section 5 we provide a critical discussion of possible weaknesses of the approach. Section 6 discusses relations to existing work and Sect. 7 summarizes our results and discusses potential implications and future work. In App. A we provide full proofs of all the lemmata and theorems provided in the paper.

1.1 Previously Published Material

This paper is an extended version of Marmsoler and Gleirscher [23]. It provides improvements in the definition of some of the concepts already introduced in [23] and also provides some new concepts. In particular we introduced the crucial concept of mergeable architectures (Def. 11) and architecture merge (Def. 12) and provide a stronger version of the soundness theorem (Thm. 17). Moreover, the whole discussion of input equivalence (Sect. 2.9.4) is new. Finally, the paper provides detailed examples of all concepts and provides proofs for all lemmata and theorems.

1.2 Running Example: Specifying Blackboard Architectures

In this paper, we use the Blackboard architecture design pattern as a running example to show our approach to the specification and verification of dynamic architectures. This pattern was described, for example, by Shaw and Garlan [28], Buschmann et al. [9], and Taylor et al. [30].

Blackboards work with problems and solutions for them. Hence, we
denote by \( \text{PROB} \) the set of all problems and by \( \text{SOL} \) the set of all solutions. Complex problems consist of subproblems which can be complex themselves. To solve a problem, its subproblems have to be solved first. Therefore, we assume the existence of a subproblem relation \( \prec \subseteq \text{PROB} \times \text{PROB} \). For complex problems, this relation may not be known in advance. Indeed, one of the benefits of a Blackboard architecture is that a problem can be solved also without knowing this relation in advance. However, the subproblem relation has to be well-founded (\( \text{wf} \)) for a problem to be solvable. In particular, we do not allow cycles in the transitive closure of \( \prec \).

While there may be different approaches to solve a problem (i.e. several ways to split a problem into subproblems), we assume that the final solution for a problem is unique. Thus, we assume the existence of a function \( \text{solve}: \text{PROB} \rightarrow \text{SOL} \) which assigns the correct solution to each problem. Note, however, that this function is not known in advance and it is one of the reasons of using this pattern to calculate this function.

2 A Model of Dynamic Architectures

In the following we introduce our model of dynamic architectures. It is based on Broy’s FOCUS theory [6] and an adaptation of its dynamic extension [7]. A property is modeled as a set of configuration traces which are sequences of architecture configurations that, in turn, consist of a set of active components, valuation of their ports with type-conform messages, and connections between their ports. This model serves the specification of properties for dynamic architectures as shown by the running example.

2.1 Foundations

This section introduces basic concepts of our model such as ports which can be valuated by messages.

**Convention 1** (Functions). Given two sets \( A \) and \( B \) we denote with \( A \rightarrow B \) the set of functions with domain \( A \) and range \( B \). For a function \( f: A \rightarrow B \) we denote with \( \text{dom}(f) \overset{\text{def}}{=} A \) the domain of \( f \) and with \( \text{ran}(f) \overset{\text{def}}{=} B \) its range.

**Convention 2** (Indexed family of sets). Given a non-empty set \( I \), we denote with \( (S_i)_{i \in I} \) a family of sets indexed by \( I \), i.e., a mapping associating a set \( S_i \) with each element \( i \in I \).
2.1.1 Messages and Ports

In our model, components communicate by exchanging messages over ports. Thereby, ports are typed by a set of messages which can pass the corresponding port. Thus, we assume the existence of the following sets:

- set $M$ containing all messages,
- sets $P_i$ and $P_o$ containing all input and output ports, respectively, and set $P = P_i \cup P_o$ containing all ports. We require a port to be either input or output, but not both:
  \[ P_i \cap P_o = \emptyset . \]  

Moreover, we assume the existence of a type function which assigns a set of messages to each port:
  \[ (T_p)_{p \in P}, \text{ with } T_p \subseteq M \text{ for each } p \in P . \]  

2.1.2 Valuations

In our model, components communicate by sending and receiving messages through ports. This is achieved through the notion of port valuation. Roughly speaking, a valuation for a set of ports is an assignment of messages to each port. Note that in our model, ports can be valuated by a set of messages meaning that a component can send/receive no message, a single message, or multiple messages at each point in time. Moreover, ports can only handle type-conform messages, i.e., messages belonging to the port’s assigned type.

In the following, we denote with $\varphi(S)$ the powerset of $S$, i.e., the set of all subsets of $S$. For ports $P \subseteq P$, we denote by $P$ the set of all type-conform port-valuations (PVs), formally,
  \[ P \overset{\text{def}}{=} \{ \mu : P \rightarrow \varphi(M) \mid \forall p \in P : \mu(p) \subseteq T_p \} . \]  

Moreover, we denote by $[p_1, p_2, \ldots \mapsto \{m_1\}, \{m_2\}, \ldots]$ the valuation of ports $p_1, p_2, \ldots$ with sets $\{m_1\}, \{m_2\}, \ldots$, respectively. For singleton sets we shall sometimes omit the set parentheses and simply write $[p_1, p_2, \ldots \mapsto m_1, m_2, \ldots]$.

2.2 Components and Interfaces

This section introduces the basic notions of component and interface.
2.2.1 Components

In our model, the basic unit of computation is a component. A *component* is identified by a component identifier which is why we postulate the existence of the set of all component identifiers \( C \).

**Component port valuation.** In our model, the same port can be reused by different components. Thus, to uniquely identify a component port, we need to combine it with the corresponding component. Therefore, we extend the notion of PV introduced in Eq. (3) for *component ports* (CPRs) \( P_{cp} \subseteq C \times P \) to component-port-valuations (CPVs):

\[
P_{cp}^{\text{def}} = \{ \mu : P_{cp} \to \varphi(M) \mid \forall (c, p) \in P_{cp} : \mu((c, p)) \subseteq T_p \}.
\]

2.2.2 Interfaces

A component communicates with its environment through an interface by sending and receiving messages over ports.

**Definition 3 (Component interface).** A component interface (CI) is a pair \((P_i, P_o)\) with:

- input ports \( P_i \subseteq P_i \), and
- output ports \( P_o \subseteq P_o \).

The set of all CIs is denoted by \( I \).

Similar to components, interfaces have an identifier which is why we postulate the existence of the set of all interface identifiers \( I \).

**Interface port valuation.** As for components, the same port can be used by different interfaces. Thus, to uniquely identify an interface port, we need to combine it with the corresponding interface identifier. Therefore, we can extend the notion of PV introduced in Eq. (3) for interface ports (IPRs) \( P_{if} = I \times P \) to interface port valuations (IPVs):

\[
P_{if}^{\text{def}} = \{ \mu : P_{if} \to \varphi(M) \mid \forall (c, p) \in P_{if} : \mu((c, p)) \subseteq T_p \}.
\]

2.3 Interface Specifications

An interface specification declares a set of component and interface identifiers. Moreover, it associates an interface identifier with each component identifier and an interface with each interface identifier.
Definition 4 (Interface specification). An interface specification (IS) is a 4-tuple \((C, I, t_c, t_i)\) consisting of:

- a set of component identifiers \(C \subseteq C\),
- a set of interface identifiers \(I \subseteq I\),
- a mapping \(t_c: C \rightarrow I\), assigning an interface identifier to each component,
- a mapping \(t_i: I \rightarrow I\), which assigns an interface to each interface identifier.

The set of all interface specifications is denoted by \(S_I\).

Convention 5. For an \(n\)-tuple \(Z = (z_1, \ldots, z_n)\), we denote by \([z]^i = z_i\) with \(1 \leq i \leq n\) the projection to the \(i\)-th component of \(Z\).

Definition 6 (Interface ports). For interface specification \(S_i = (C, I, t_c, t_i) \in S_I\) we denote by:

- \(\text{in}(S_i, I') \overset{\text{def}}{=} \bigcup_{i \in I'} \{i\} \times \left[t^i(i)\right]^1\) the set of interface input ports,
- \(\text{out}(S_i, I') \overset{\text{def}}{=} \bigcup_{i \in I'} \{i\} \times \left[t^i(i)\right]^2\) the set of interface output ports,
- \(\text{port}(S_i, I') \overset{\text{def}}{=} \text{in}(S_i, I') \cup \text{out}(S_i, I')\) the set of all interface ports.

The same notation can be used to denote the ports for a set of component identifiers \(C' \subseteq C\) of interface specification \(S_i = (C, I, t_c, t_i) \in S_I\) by substituting \(t^i(i)\) with \(t^i(t_c(c))\) for each \(c \in C'\) in the above definitions.

2.4 Specifying Interfaces

To specify interfaces, as a first step, a suitable signature is specified to introduce symbols for sets, functions, and predicates. These symbols form the primitive entities of the whole specification process. Datatype specifications and interface specifications as well as the specification of architectural constraints are based on these symbols.

Then, datatypes are algebraically [8, 32] specified over the signature. A datatype specification (DTS) consists of a set of so-called datatype assertions, built over datatype terms, to assert characteristic properties of the datatype and provide meaning for the symbols introduced in the signature.

Interfaces are also directly specified over the signature. Therefore, a set of ports is typed by sorts of the corresponding signature by means of so-called port specifications. Then, an interface is specified by assigning
an interface identifier with three sets of ports: local, input, and output ports. Finally, a set of interface assertions is associated with each interface identifier to specify component types, i.e., interfaces with associated global invariants.

2.5 Running Example: Blackboard Interface Specification

A Blackboard architecture consists of a BlackBoard component and several KnowledgeSource components. Figure 1 and Fig. 2 shows corresponding datatype and port specifications. Figure 3 then, shows an interface specification \( S_{BB} = (C, I, t^c, t^i) \in S_I \) of the pattern.

<table>
<thead>
<tr>
<th>DTSpec</th>
<th>ProbSol</th>
<th>imp</th>
<th>SET</th>
</tr>
</thead>
<tbody>
<tr>
<td>sort PROB, SOL</td>
<td>(&lt;:) PROB \times PROB</td>
<td>solve: PROB \to SOL</td>
<td>well-founded((&lt;))</td>
</tr>
</tbody>
</table>

Figure 1: Datatype Specification.

<table>
<thead>
<tr>
<th>PSpec</th>
<th>BPort</th>
<th>uses</th>
<th>ProbSol</th>
</tr>
</thead>
<tbody>
<tr>
<td>(i_p:) PROB \times \varphi(\text{PROB})</td>
<td>(i_s:) PROB \times \text{SOL}</td>
<td>(o_p:) PROB \times \text{SOL}</td>
<td>(o_s:) PROB \times \text{SOL}</td>
</tr>
</tbody>
</table>

Figure 2: Port Specification.

**BlackBoard interface.** A BlackBoard \((BB)\) is used to capture the current state on the way to a solution of the original problem. Its state consists of all currently open subproblems and solutions for subproblems.

A BlackBoard expects two types of input: 1. via \(i_p:\) a problem \(p \in \text{PROB}\) which a KnowledgeSource is able to solve, together with a set of subproblems \(P \subseteq \text{PROB}\) the KnowledgeSource requires to be solved before solving the original problem \(p\), 2. via \(i_s:\) a problem \(p \in \text{PROB}\) solved by a KnowledgeSource, together with the corresponding solution \(s \in \text{SOL}\).

A BlackBoard returns two types of output: 1. via \(o_p:\) a set \(P \subseteq \text{PROB}\) which contains all the problems to be solved, 2. via \(o_s:\) a set of pairs \(PS \subseteq \text{PROB} \times \text{SOL}\). Thus, we require the port types: \(T_{i_p} = \text{PROB} \times \varphi(\text{PROB})\), and \(T_{i_s} = \text{PROB} \times \text{SOL}\), \(T_{o_p} = \text{PROB}\), and \(T_{o_s} = \text{PROB} \times \text{SOL}\).

**KnowledgeSource interface.** A KnowledgeSource \((KS)\) is a domain expert able to solve problems in that domain. It may lack expertise of other domains. Moreover, it can recognize problems which it is able to solve and subproblems which have to be solved first by other KnowledgeSources.
A KnowledgeSource expects two types of input: 1. via $i_p$: a set $P \subseteq \text{PROB}$ which contains all the problems to be solved, 2. via $i_s$: a set of pairs $PS \subseteq \text{PROB} \times \text{SOL}$ containing solutions for already solved problems.

A KnowledgeSource returns one of two types of output: 1. via $o_p$: a problem $p \in \text{PROB}$ which it is able to solve together with a set of subproblems $P \subseteq \text{PROB}$ which it requires to be solved before solving the original problem, 2. via $o_s$: a problem $p \in \text{PROB}$ which it was able to solve together with the corresponding solution $s \in \text{SOL}$. Thus, we require the port types: $T_{i_p} = \text{PROB}$ and $T_{i_s} = \text{PROB} \times \text{SOL}$ and $T_{o_p} = \text{PROB} \times \varphi(\text{PROB})$ and $T_{o_s} = \text{PROB} \times \text{SOL}$.

While we assume only one BlackBoard component $bb \in C$, the number of KnowledgeSource components is not restricted.

2.6 Architecture Configurations and Configuration Traces

Architectures are modeled as sets of configuration traces which are sequences over architecture configurations.

2.6.1 Architecture Configurations

In our model, an architecture configuration connects ports of active components. It consists of a set of active components and a so-called connection relation connecting the component ports.

Definition 7 (Architecture configuration). An architecture configuration (AC) over IS $S_i = (C, I, t^c, t^d) \in S_I$ is a triple $(C', N, \mu)$, consisting of:

- a set of active components $C' \subseteq C$,
- a connection $N: \text{in}(S_i, C') \rightarrow \varphi(\text{out}(S_i, C'))$,
  such that $\forall (c, p) \in \text{in}(S_i, C'), (c_0, p_0) \in N((c, p)): T_{p_0} \subseteq T_p$,
- a valuation $\mu \in \text{port}(S_i, C')$.

We require connected ports to be consistent in their valuation, i.e. if a component provides messages at its output port, these messages are transferred.
to the corresponding connected input ports:

\[ \forall \hat{p}_i \in \text{in}(S_i, C') : N(\hat{p}_i) \neq \emptyset \implies \mu(\hat{p}_i) = \bigcup_{\hat{p}_o \in N(\hat{p}_i)} \mu(\hat{p}_o) \ . \quad (5) \]

The set of all possible ACs for interface specification \( S_i \in S_I \) is denoted by \( \mathcal{K}(S_i) \).

Note that connection \( N \) is modeled as a set-valued, partial function from component input ports to component output ports, meaning that:

- input/output ports can be connected to several output/input ports, respectively, and
- not every input/output port needs to be connected to an output/input port, respectively.

**Convention 8.** In the following we use \( c :: I \) to denote that component variable \( c \) requires any assigned component to have interface \( I \). Moreover, port names are used to denote the corresponding port valuation.

**Example 1 (Architecture configuration).** Let \( p_1, p_2, p_3, (p_1,s_1), (p_2,s_2) \in M, ks_1, ks_2, bb \in C, i_p, i_s \in P_i, \) and \( o_p, o_s \in P_o \). Figure 4\(^2\) shows an AC \( (C',N,\mu) \) for interface specification \( S_{BB} \) (as defined in Sect. 2.5 with \( C = \{ks_1, ks_2, bb\} \)), with:

- active components \( C' = \{ks_1, bb\} \);
- connection \( N \), with \( N((bb,o_p)) = \{(ks_1, i_p)\}, N((bb,o_s)) = \{(ks_1, i_s)\}, \)
  \( N((ks_1, o_p)) = \{(bb, i_p)\}, N((ks_1, o_s)) = \{(bb, i_s)\} \); and
- valuation \( \mu = \{(ks_1, i_p), (ks_1, o_p), (bb,o_s), \cdots \rightarrow \{p_1,p_2,p_3\}, \{(p_2,\{p_4\}\}, \{(p_1, s_1)\}, \cdots \} \).

Ports of an architecture configuration can be classified as either open or connected, depending on whether they are connected to any other ports or not. Ports which are not connected to any other port are called open configuration ports.

**Definition 9 (Open configuration port).** For an AC \( k = (C',N,\mu) \in \mathcal{K}(S_i) \) over IS \( S_i \) we denote by:

- \( \text{in}_o(S_i,k) \overset{\text{def}}{=} \{ \hat{p} \in \text{in}(S_i, C') \mid N(\hat{p}) = \emptyset \} \), the set of open input ports,
ks1 :: KS
ip is op os
bb :: BB
op os ip is
bb.op = ks1.ip = \{p_1, p_2, p_3\}
bb.os = ks1.is = \{(p_1, s_1)\}
bb.ip = ks1.op = \{(p_2, \{p_4\})\}
bb.is = ks1.os = \{(p_2, s_2)\}

Figure 4: Architecture configuration

- \text{out}_o(S_i, k) \overset{\text{def}}{=} \{ \hat{p} \in \text{out}(S_i, C') \mid \nexists \hat{p}' \in \text{in}(S_i, C') : \hat{p} \in N(\hat{p}') \}, the set of open output ports,
- \text{port}_o(S_i, k) \overset{\text{def}}{=} \text{in}_o(S_i, k) \cup \text{out}_o(S_i, k), the set of all open ports.

On the other hand, ports which are connected to other ports are called connected configuration ports.

**Definition 10** (Connected configuration port). For an AC \( k = (C', N, \mu) \in \mathcal{K}(S_i) \) over IS \( S_i \) we denote by:

- \text{in}_c(S_i, k) \overset{\text{def}}{=} \{ \hat{p} \in \text{in}(S_i, C') \mid N(\hat{p}) \neq \emptyset \}, the set of connected input ports,
- \text{out}_c(S_i, k) \overset{\text{def}}{=} \{ \hat{p} \in \text{out}(S_i, C') \mid \exists \hat{p}' \in \text{in}(S_i, C') : \hat{p} \in N(\hat{p}') \}, the set of connected output ports,
- \text{port}_c(S_i, k) \overset{\text{def}}{=} \text{in}_c(S_i, k) \cup \text{out}_c(S_i, k), the set of all connected ports.

### 2.7 Running Example: Architecture Configurations

In a Blackboard architecture, a KnowledgeSource can solve only certain types of problems which is why we assume the existence of a mapping \( \text{prob} : C \rightarrow \mathcal{PROB} \) to associate a set of problems with each KnowledgeSource. Then we require for each KnowledgeSource that it only solves problems given by this mapping:

\[
\forall k \in \mathcal{K}(S_{BB}), (c, p) \in \text{out}(S_i, k) : t^c(c) = KS \implies \left[ [k]^3(p) \right]^1 \in \text{prob}(c) .
\]
2.8 Architecture Merge

It is possible to create a new architecture configuration from existing architecture configurations by merging activation, connection, and behavioral aspects.

In order to be mergeable, architecture configurations have to fulfill certain conditions.

Definition 11 (Mergeable architecture configurations). ACs $k_a = (C'_a, N_a, \mu_a)$, $k_n = (C'_n, N_n, \mu_n)$, and $k_b = (C'_b, N_b, \mu_b)$ over interface specification $S_i \in S_I$ are called mergeable, denoted $\gamma(k_a, k_n, k_b)$, iff the following conditions hold:

- Components are consistent in their valuation of input ports:
  \[
  \forall \hat{p} \in \text{in}(S_i, C'_a \cap C'_n \cap C'_b): \\
  (\hat{p} \notin \text{in}(S_i, C'_a) \lor \mu_a(\hat{p}) = \emptyset) \land \\
  (\hat{p} \notin \text{in}(S_i, C'_n) \lor \mu_n(\hat{p}) = \emptyset) \land \\
  (\hat{p} \notin \text{in}(S_i, C'_b) \lor \mu_b(\hat{p}) = \emptyset) \\
  \lor \mu_a(\hat{p}) = \mu_n(\hat{p}) = \mu_b(\hat{p}) .
  \]
  (7)

- Types and valuations of newly connected output ports are consistent with the corresponding types and valuations of connected input ports for all components:
  \[
  \forall \hat{p}_i \in \{\hat{p} \in \text{in}(S_i, C'_a \cap C'_n) | N_a(\hat{p}) \cap \text{out}(S_i, C'_a) \neq \emptyset\}: \\
  \mu_a(\hat{p}_i) = \mu_n(\hat{p}_i) = \mu_b(\hat{p}_i) = \bigcup_{\hat{p}_o \in N_n(\hat{p}_i) \cap \text{out}(S_i, C'_a) \cap \text{out}(S_i, C'_b)} \mu_b(\hat{p}_o) .
  \]
  (8)

- AC $k_a$ (responsible for activation), is not allowed to influence connection aspects:
  \[
  \forall (c, p) \in \text{in}(S_i, C'_a), (c', p') \in N_n((c, p)) : c \in C'_a \land c' \in C'_a .
  \]
  (9)

- Moreover, AC $k_a$ is not allowed to influence behavioral aspects:
  \[
  \forall (c, p) \in \text{out}(S_i, C'_b) : \mu_b((c, p)) \neq \emptyset \implies c \in C'_a .
  \]
  (10)

A necessary condition for architecture configurations to be mergeable is that they are consistent in their valuation of input ports as required by
Eq. (7). However, this is not a sufficient condition since an architecture merge may have newly created connected output ports, i.e., ports which are not connected in any of the original architecture configurations. Since they are to be connected in the corresponding merge, they have to be consistent in their valuation of these ports in order to satisfy Eq. (5) of Def. 7. This is what Eq. (8) requires. Finally, AC $k_a$, specifying the activation of the merge, is not allowed to influence neither connection nor behavior. Thus, connected components in the second AC have to be activated in the first one (9) and so has every component which has any valuations for output ports (10). In the following we provide an example of three ACs violating these requirements.

**Example 2** (Non-mergeable architecture configurations). *Figure 5 depicts three ACs which are not mergeable. Indeed, the three ACs violate several of the requirements provided in Def. 11.*

- First, the ACs differ in their valuation of input ports (thus, violating Eq. (7)): While AC 5a has $\{p_2, p_5\}$ on its input port $(bb, i_p)$, the same port is valuated with $\{p_2, \{p_4\}\}$ in AC 5b and with $\{p_1, p_2\}$ in AC 5c.
- Moreover, since AC 5a lacks component $ks_1$, it does not allow for a merge which has connections as required from AC 5b (thus, violating Eq. (9)) or a behavior as required from AC 5c (thus, violating Eq. (10)).
- Finally, there is an inconsistency between AC 5b and AC 5c (thus, violating Eq. (8)): Since port $(ks_1, i_s)$ is connected to port $(bb, o_s)$ in AC 5b, the corresponding merge is required to have the same valuation of these two ports (cf. Def. 7). However, port $(bb, o_s)$ is valuated by a $\{(p_1, s_4)\}$ in AC 5c and the corresponding input port $(ks_1, i_s)$ with a $\{(p_3, s_2)\}$. Thus, the corresponding merge would result in an inconsistent AC.

**Example 3** (Mergeable architecture configurations). *Figure 6 depicts three ACs which are indeed mergeable3. The ACs satisfy all conditions required by Def. 11:*

- First, note that they all have the same valuation of input ports. Note that AC 6c has one component in addition to AC 6a. However, their input ports are all valuated by the empty set, thus, still satisfying Def. 11.

---

3Green indicates the parts of an AC which are indeed allowed to differ.
• Note that AC 6b requires output port \( (bb, o_p) \) to be connected to input port \( (ks_1, i_p) \) and output port \( (ks_1, o_s) \) to be connected to input port \( (bb, i_s) \). Since \( (bb, o_p) \) is valuated with \( \{ (p_1, p_2, p_3) \} \) and \( (ks_1, o_s) \) with \( \{ (p_2, s_2) \} \) in AC 6c, all three ACs are required to be valuated with \( \{ (p_1, p_2, p_3) \} \) on input port \( (ks_1, i_p) \) and with \( \{ (p_2, s_2) \} \) on input port \( (bb, i_s) \).

• Finally, since AC 6c introduces a new component \( ks_2 \) which is not active in AC 6a, each corresponding output port must be valuated by the empty set.

Figure 5: Non-mergeable architecture configurations.
Lemma 1 (Reflexivity of mergeable). For every AC \( k = (C', N, \mu) \), over interface specification \( S_i \in S_I \), \( k \) is mergeable with itself: \( \gamma(k, k, k) \).

The proof is given in App. A.1.

Having a definition of mergeable architecture configurations allows to define the notion of architecture merge.
Definition 12 (Architecture merge). Given ACs $k_a = (C'_a, N_a, \mu_a)$, $k_n = (C'_n, N_n, \mu_n)$, and $k_b = (C'_b, N_b, \mu_b)$ over interface specification $S_i \in S_I$, such that $\gamma(k_a, k_n, k_b) = (C', N, \mu)$ with $C' = C'_a$, $N : \text{in}(S_i, C') \rightarrow \varphi(\text{out}(S_i, C'))$, such that

$$N((c, p)) = \begin{cases} \emptyset & \text{if } c \notin C'_n, \\
\{(c', p') \in N_n((c, p)) \mid c' \in C'\} & \text{if } c \in C'_n
\end{cases},$$

such that $\mu(\hat{p}) = \begin{cases} \mu_b(\hat{p}) & \text{if } \hat{p} \in \text{out}(S_i, C'_b) \\
\emptyset & \text{if } \hat{p} \in \text{out}(S_i, C') \setminus \text{out}(S_i, C'_b) \\
\bigcup_{\tilde{p} \in N(\hat{p})} \mu(\tilde{p}) & \text{if } \hat{p} \in \text{in}_c(S_i, \gamma(k_a, k_n, k_b)) \\
\mu_a(\hat{p}) & \text{if } \hat{p} \in \text{in}_a(S_i, \gamma(k_a, k_n, k_b))
\end{cases}.$$

The architecture merge allows to create a new architecture configuration by merging the different aspects of existing architecture configurations. Thereby, a merge of three architecture configurations is a new architecture configuration with the activation of the first architecture configuration, the connection of the second architecture configuration, and the behavior of the last architecture configuration.

Example 4 (Architecture merge). Figure 7 depicts the merge of the ACs depicted in Fig. 6. The resulting AC has the same active components as AC 6a, the same connection as AC 6b, and the same valuation of output ports as AC 6c. Moreover, its valuation of input ports is given by the valuation of input ports of each of the original architecture configurations (which is guaranteed to be the same for each AC due to Def. 11).

Diagram (merged configurations):}

**Proposition 1** (Well-definedness of architecture merge). For all ACs $k_a = (C'_a, N_a, \mu_a)$, $k_n = (C'_n, N_n, \mu_n)$, and $k_b = (C'_b, N_b, \mu_b)$ over interface speci-
On Activation, Connection, and Behavior in Dynamic Architectures

Sketch of the proof (Full proof is given in App. A.2): We show existence and uniqueness of \( \gamma(k_a, k_n, k_b) \).

Existence: Let \( \gamma(k_a, k_n, k_b) = (C', N, \mu) \) be defined as in Def. 12. By Def. 7 we have to show: \( C' \subseteq C, N: in(S_i, C') \rightarrow \varphi(out(S_i, C')) \), \( \mu \in \text{port}(S_i, C') \), and \( \forall \hat{p}_i \in \text{in}(S_i, C'): \text{N}(\hat{p}_i) \neq \emptyset \iff \mu(\hat{p}_i) = \bigcup_{\hat{p}_o \in N(\hat{p}_i)} \mu(\hat{p}_o) \) to conclude \( \gamma(k_a, k_n, k_b) \in \mathcal{K}(S_i) \).

Uniqueness: Let \( k' = (C'', N', \mu') \) be defined as in Def. 12 and show \( C'' = C', N' = N, \) and \( \mu' = \mu \) to conclude \( k' = \gamma(k_a, k_n, k_b) \).

Lemma 2 (Merge identity). For every AC \( k_a = (C'_a, N_a, \mu_a) \), over interface specification \( S_i \in S_I \), the architecture merge of \( k_a \) results in \( k_a \) itself: \( k_a = \gamma(k_a, k_a, k_a) \).

A full proof of this lemma is given in App. A.3.

2.9 Relations Between Architecture Configurations

Architecture configurations can be related according to several aspects.

2.9.1 Activation Equivalence

One aspect which can be used to relate architecture configurations is their active components.

Definition 13 (Activation equivalence). Two ACs \( k = (C', N, \mu), k' = (C'', N', \mu') \) over interface specification \( S_i \in S_I \), with \( k, k' \in \mathcal{K}(S_i) \), are activation equivalent, written \( k \approx^a k' \), iff

\[
C' = C'' .
\]  (11)

In the following we provide an example of two activation-equivalent architecture configurations.

Example 5 (Activation-equivalent architecture configurations). Fig. 8 depicts two activation-equivalent ACs. They both have active components \( ks_1 \) and \( bb \). Note that they differ in their valuation of ports \( (ks_1, o_p) \) and \( (bb, i_p) \). Moreover, they differ in their connection since in one of them \( (ks_1, o_p) \) is connected to \( (bb, i_p) \) while in the other these ports are unconnected.
We also provide an example of two architecture configurations which are not activation equivalent.

**Example 6 (Non-activation-equivalent architecture configurations).** Fig. 9 depicts two ACs which are not considered to be activation equivalent. While component $ks_1$ is active in one of the ACs, it is deactivated in the other. Note that they are equal, however, in all their port-valuations.

Note that activation equivalence is indeed an equivalence relation.

**Lemma 3 (Activation equivalence).** Activation equivalence is an equivalence relation.

**Sketch of the proof** (Full proof is given in App. A.4): It is reflexive, symmetric, and transitive.

Finally, an architecture merge is always activation equivalent to its first architecture configuration.
Lemma 4 (Activation equivalence of merge). For all ACs $k_a = (C'_a, N_a, \mu_a)$, $k_n = (C'_n, N_n, \mu_n)$, and $k_b = (C'_b, N_b, \mu_b)$ over interface specification $S_i \in S_I$ we have that their merge $\gamma(k_a, k_n, k_b)$ is activation equivalent to $k_a$:

\[ \gamma(k_a, k_n, k_b) \approx^a k_a. \]

A full proof of this lemma is given in App. A.5.

2.9.2 Connection Equivalence

Another aspect according to which architecture configurations can be related is their connections.

Definition 14 (Connection equivalence). Two ACs $k = (C', N, \mu)$ and $k' = (C'', N', \mu')$ over interface specification $S_i \in S_I$ are connection equivalent, written $k \approx^n k'$, iff

\[ \forall \hat{p}_i \in \text{in}(S_i, C' \cap C''): N'(\hat{p}_i) = N(\hat{p}_i) \land \]
\[ \forall \hat{p}_i \in \text{in}(S_i, C' \setminus C''): N'(\hat{p}_i) = \emptyset \land \]
\[ \forall \hat{p}_i \in \text{in}(S_i, C'' \setminus C'): N'(\hat{p}_i) = \emptyset. \]

Note that the deactivation of components is interpreted as if all their ports are not connected to any other port. Thus, if an architecture configuration $k$ has a component activated which is not activated in another architecture configuration $k'$, all the ports of this component have to be unconnected in $k$, in order for $k$ to be (possibly) connection equivalent to $k'$.

In the following we provide an example of two connection-equivalent architecture configurations.

Example 7 (Connection-equivalent architecture configurations). Fig. 10 depicts two connection-equivalent ACs. Note that they do have two input ports in common: $i_p$ and $i_s$ of component $bb$ and that their connection agrees on these input ports, i.e., they are unconnected in both ACs. Moreover, $i_p$ and $i_s$ of component $ks_1$ are only available in the first AC. Thus, Def. 14 requires them to be unconnected.

Note also that both ACs differ in their active components ($ks_1$ is only active in one of the two) and in their valuation of ports, e.g., $(bb, o_s)$ and $(bb, i_s)$.

We also provide an example of two architecture configurations which are not connection equivalent.
Example 8 (Non-connection-equivalent architecture configurations). Fig. 11 depicts two ACs which are not considered to be connection equivalent. Although both ACs have $ks_1$ and $bb$ activated, in one of the ACs, port $(ks_1, i_s)$ is connected to port $(bb, o_s)$ while in the other one, these two ports are unconnected. Note, however, that they are equal in their components as well as their valuation of ports.

In the following we provide an important property of connection equivalence.

Lemma 5 (Connection equivalence). Connection equivalence is an equivalence relation.

Sketch of the proof (Full proof is given in App. A.6): It is reflexive, symmetric, and transitive.

An important property of an architecture merge is that it is always connection equivalent to its second architecture configuration.
Lemma 6 (Connection equivalence of merge). For all ACs $k_a = (C'_a, N_a, \mu_a)$, $k_n = (C'_n, N_n, \mu_n)$, and $k_b = (C'_b, N_b, \mu_b)$ over interface specification $S_i \in S_I$ we have that their merge $\gamma(k_a, k_n, k_b)$ is connection equivalent to $k_n$: $\gamma(k_a, k_n, k_b) \approx^n k_n$.

A full proof of this lemma is provided in App. A.7.

2.9.3 Behavior Equivalence

Architecture configurations can also be related according to their behavior, i.e., the valuation of their output ports.

Definition 15 (Behavior equivalence). Two ACs $k = (C', N, \mu)$ and $k' = (C'', N', \mu')$ over interface specification $S_i \in S_I$ are behavior equivalent, written $k \approx^b k'$, iff

$$\forall \hat{p} \in \text{out}(S_i, C' \cap C'') : \mu(\hat{p}) = \mu'(\hat{p}) \land$$

$$\forall \hat{p} \in \text{out}(S_i, C' \setminus C'') : \mu(\hat{p}) = \emptyset \land$$

$$\forall \hat{p} \in \text{out}(S_i, C'' \setminus C') : \mu'(\hat{p}) = \emptyset .$$

Similar to connection equivalence, the deactivation of components is interpreted as if all their output ports are valuated by the empty set. Thus, if an architecture configuration $k$ has a component activated which is not activated in another architecture configuration $k'$, all the output ports of this component have to be valuated by the empty set in $k$, in order for $k$ to be (possibly) behavior equivalent to $k'$.

In the following we provide an example of two behavior equivalent architecture configurations.

Example 9 (Equivalent architecture configurations). Fig. 12 depicts two behavior equivalent ACs. Note that they do indeed differ in their active components as well as their valuation of input ports. However, as required by Def. 15, they do have the same valuation of their common output ports $(bb, op)$ and $(bb, os)$. Moreover, all output ports which exist only in the first AC ($op$ and $os$ of component $ks_1$) are valuated by the empty set.

We also provide an example of two architecture configurations which are not behavior equivalent.

Example 10 (Non-equivalent architecture configurations). Fig. 13 depicts two ACs which are not considered to be behavior equivalent. Although both
ACs have the same components activated and the same connections between their ports, in one of the ACs, port \((bb, o_p)\) is valuated with \(\{p_1, p_2, p_3\}\), while in the other AC the same port is valuated with \(\{p_2\}\).

Also behavior equivalence is indeed an equivalence relation.

**Lemma 7** (Behavior equivalence). Behavior equivalence is an equivalence relation.

The proof for this lemma is similar to the proof of Lem. 5.

An important property of an architecture merge is that it is always behavior equivalent to its third architecture configuration.

**Lemma 8** (Behavior equivalence of merge). For all ACs \(k_a = (C'_a, N_a, \mu_a)\), \(k_n = (C'_n, N_n, \mu_n)\), and \(k_b = (C'_b, N_b, \mu_b)\) over interface specification \(S_i \in S_I\) we have that their merge \(\gamma(k_a, k_n, k_b)\) is behavior equivalent to \(k_b\): \(\gamma(k_a, k_n, k_b) \approx^b k_b\).

A full proof of this lemma is provided in App. A.8.
2.9.4 Input Equivalence

Finally, architecture configurations can be related according to their valuation of input ports. Note that we separate input equivalence from behavior (output) equivalence here. The reason is, that all the aspects of dynamic architectures (including behavior) are usually specified based on the valuation of input ports.

**Definition 16** (Input equivalence). Two ACs \( k = (C', N, \mu), k' = (C'', N', \mu') \) over interface specification \( S_i \in \mathcal{S}_i \), with \( k, k' \in \mathcal{K}(S_i) \), are input equivalent, written \( k \approx_i k' \), iff

\[
\forall \hat{p} \in \text{in}(S_i, C' \cap C''): \mu(\hat{p}) = \mu'(\hat{p}) \land \\
\forall \hat{p} \in \text{in}(S_i, C' \setminus C''): \mu(\hat{p}) = \emptyset \land \\
\forall \hat{p} \in \text{in}(S_i, C'' \setminus C'): \mu'(\hat{p}) = \emptyset .
\]

Again, the deactivation of components is interpreted as if all their input ports are valuated by the empty set. Thus, if an architecture configuration \( k \) has a component activated which is not activated in another architecture configuration \( k' \), all the input ports of this component have to be unconnected in \( k \), in order for \( k \) to be (possibly) input equivalent to \( k' \).

In the following we provide an example of two input equivalent architecture configurations.

**Example 11** (Equivalent architecture configurations). Fig. 14 depicts two input equivalent ACs. Note that they do indeed differ in their active components as well as their valuation of output ports. However, as required by Def. 16, they do have the same valuation of their common input ports.
(bb, ip) and (bb, is). Moreover, all input ports which exists only in the first AC (ip and is of component ks1) are valuated by the empty set.

We also provide an example of two architecture configurations which are not input equivalent.

**Example 12** (Non-equivalent architecture configurations). Fig. 15 depicts two ACs which are not considered to be input equivalent. Although both ACs

```
ks1 :: KS
   ip     is     o_p  o_s
{p1, p2, p3}
{(p1, s1)}
{p2, (p4)}
{(p2, s2)}

bb :: BB
   ip     is     o_p  o_s

ks1 :: KS
   ip     is     o_p  o_s
{p1, p2, p3}
{(p1, s1)}
{p2, {p4}}
{(p2, s2)}

bb :: BB
```

Figure 15: Two non-input-equivalent architecture configurations.

have the same components activated and the same connections between their ports, in one of the ACs, port (ks1, is) is valuated with \{(p1, s1)\}, while in the other AC the same port is valuated with \{(p3, s5)\}.

Also input equivalence is indeed an equivalence relation.

**Lemma 9** (Input equivalence). Input equivalence is an equivalence relation.

**Sketch of the proof** (Full proof is given in App. A.9): Proof is similar to the one for Lem. 7.

A property of mergeable architecture configurations is that they are indeed input equivalent to each other.

**Lemma 10** (Input equivalence of mergeable). For all ACs ka, kn, kb ∈ K(S1), such that γ(ka, kn, kb), we have ka ≈̊ kn, ka ≈̊ kb, and kn ≈̊ kb.

A full proof of this lemma is provided in App. A.10.

An important property of an architecture merge is that it is always input equivalent to all its architecture configurations.
Lemma 11 (Input equivalence of merge). For all ACs $k_a, k_n, k_b \in \mathcal{K}(S_i)$, such that $\gamma(k_a, k_n, k_b)$, each AC is input equivalent to their merge $\gamma(k_a, k_n, k_b)$:

\begin{align*}
  k_a \approx^i \gamma(k_a, k_n, k_b), \\
  k_n \approx^i \gamma(k_a, k_n, k_b), \text{ and} \\
  k_b \approx^i \gamma(k_a, k_n, k_b).
\end{align*}

Sketch of the proof (Full proof is given in App. A.11): $k_a \approx^i \gamma(k_a, k_n, k_b)$: For open input ports equality follows from Def. 12. Equality of connected input ports follows from Def. 11. $k_n \approx^i \gamma(k_a, k_n, k_b)$ and $k_b \approx^i \gamma(k_a, k_n, k_b)$ follows from Lem. 10 and transitivity of $\approx^i$ (Lem. 9).

2.9.5 Relating Activation, Connection, Behavior, and Input

The relations introduced so far suffice to determine architecture configuration equivalence.

Lemma 12 (Equality of architecture configurations). Two ACs $k, k' \in \mathcal{K}(S_i)$ are the same iff they are activation equivalent, connection equivalent, behavior equivalent, and input equivalent:

\begin{align*}
  k = k' \iff k \approx^a k' \land k \approx^b k' \land k \approx^b k' \land k \approx^i k'.
\end{align*}

The proof of this lemma is given in App. A.12.

Note, that the right hand side of the equation in Lem. 12 is not the weakest one to determine equality of architecture configurations. Indeed, it would be sufficient to require that $k$ and $k'$ have the same valuation of their open input ports. The equality of connected input ports follows then from $k \approx^b k'$ and $k \approx^a k'$ since Def. 7 requires connected input ports to be valuated by the union of the valuation of the corresponding output ports. Nevertheless, the above equality is sufficient for the following explanations.

Open input equivalence. The above observation would actually provide evidence to introduce a weaker notion of input equivalence in which we only required open input ports to be equivalent in order for two architecture configurations to be considered input equivalent. As it turns out, however, this is not sufficient to achieve transitivity which is an important property required for the remaining discussion.
Example 13 (Why equivalence of open input ports is not transitive). Consider the three ACs depicted in Fig. 16. Since AC 16a and AC 16b have no common open input ports, they have vacuously the same valuation of their common open input ports. Similar for AC 16b and AC 16c. However, AC 16a and AC 16c share two open input ports $i_0$ and $i_s$ and they differ in the valuation of one of them.

Therefore, if input equivalence would only consider valuations of open input ports, AC 16a and AC 16b would be considered input equivalent and so would be AC 16b and AC 16c. However, AC 16a and AC 16c would not be considered input equivalent which is why this notion of input equivalence would not be transitive and, thus, not an equivalence relation at all.

Strong equivalence of open input ports. We could even try to further strengthen the notion of equivalence of open input ports to consider all input ports which are open in at least one of the two architecture configurations. Although this is now a stronger version as the one discussed in Ex. 13 (indeed architecture configuration 16a and architecture configuration 16b or architecture configuration 16b and architecture configuration 16c would not be considered input equivalent anymore), it is still weaker than our working definition of input equivalence provided by Def. 16.

However, as shown in the following example, also this notion of input equivalence is not transitive.

Example 14 (Why strong equivalence of open input ports is not transitive). Consider the three ACs depicted in Fig. 17. Since ports $i_p$ and $i_s$ of component bb are open input ports in AC 16a, they need to be considered when relating another AC to AC 16a. However, since the valuation of these two
ports is the same for AC 16a and AC 16b, they would be considered input equivalent. AC 16b and AC 16c have no open input ports, at all. Therefore, also these two would be considered input equivalent. However, AC 16c varies in its valuation of input port (bb, ip) from AC 16a which is why AC 16a and AC 16c would not be considered input equivalent.

Thus, if input equivalence would also consider valuations of input ports which are open in one of the ACs, AC 16a and AC 16b would be considered input equivalent and so would be AC 16b and AC 16c. However AC 16a and AC 16c would not be considered input equivalent which is why also this notion of input equivalence would not be transitive and thus not an equivalence relation, at all.

Thus, although Def. 16 is not the weakest definition of input equivalence which leads to Lem. 12, it is the only one which is transitive.

2.10 Configuration Traces

A configuration trace consists of a series of configuration snapshots of an architecture during system execution. Thus, a configuration trace is modeled as a sequence of architecture configurations at a certain point in time.

Definition 17 (Configuration trace). A configuration trace (CT) over interface specification $S_i \in S_I$ is a mapping $\mathbb{N} \rightarrow \mathcal{K}(S_i)$. The set of all CTs for $S_i$ is denoted by $\mathcal{K}^t(S_i)$.

Example 15 (Configuration trace). Figure 18 shows a CT $t \in \mathcal{K}^t(S_i)$ with corresponding ACs $t(0) = k_0$, $t(1) = k_1$, and $t(2) = k_2$. AC $k_0$, for example, is shown in Example 1.
Note that an architecture property is modeled as a set of configuration traces, rather than just one single trace. This is due to the fact that component behavior, as well as the appearance and disappearance of components, and the reconfiguration of the architecture is usually non-deterministic and dependent on the current input provided to an architecture.

Moreover, note that our notion of architecture is highly dynamic in the following sense:
- components may appear and disappear over time and
- connections may change over time.

We can lift the corresponding definitions for architecture configurations to configuration traces.

**Definition 18** (Equivalences and mergeable for configuration traces). Given two CTs \( t, t' \in K^i(S_i) \) over interface specification \( S_i \) we have

\[
\begin{align*}
\forall n \in \mathbb{N} : t(n) \approx^a t'(n) , \\
\forall n \in \mathbb{N} : t(n) \approx^n t'(n) , \\
\forall n \in \mathbb{N} : t(n) \approx^b t'(n) , \text{ and} \\
\forall n \in \mathbb{N} : t(n) \approx^i t'(n) .
\end{align*}
\]

Given other architecture traces \( t'', t''' \in K^i(S_i) \) we have

\[
\forall n \in \mathbb{N} : \mathcal{Y}(t'(n), t''(n), t'''(n))
\]

and

\[
\lambda n \in \mathbb{N} : \mathcal{Y}(t'(n), t''(n), t'''(n))
\]
2.11 Specifying Configuration Traces

Configuration traces can be specified by means of configuration trace assertions formulated over interface specifications. Configuration diagrams are a graphical extension which allow to graphically express certain configuration trace assertions by annotating a given interface specification.

In the following, we provide a brief, informal description of these techniques. A more detailed discussion including a presentation of the formal semantics of these techniques is provided in [21].

2.11.1 Configuration Trace Assertions

Configuration trace assertions (CTAs) are a temporal specification technique based on linear temporal logic [20] to specify sets of CTs. They are based on the notion of configuration assertions (CNFAs) which allow for the specification of a component’s state. Roughly speaking, CNFAs are formulas specified over a component’s interface. Thereby, port names denote the valuation of the corresponding component port within an architecture configuration and can be used as variables in algebraic terms as well. For example, $c.p$ denotes the current valuation of port $p$ of component $c$. Moreover, CNFAs allow for the specification of activation and connection predicates:

- **Activation predicates** can be used to specify activation and deactivation of components. An activation of component $c$, for example, is denoted with $\parallel c \parallel$.
- **Connection predicates** can be used to specify connection between component ports. A connection between port $p$ of component $c$ and port $p'$ of component $c'$, for example, is denoted with $c.p \rightarrow c'.p'$.

CTAs are then built over CNFAs. Thus, a CNFA is itself a CTA. Moreover, if $\phi$ and $\psi$ are CTAs, then $\Diamond \phi$, $\Box \phi$, $\Diamond \phi$, and $\phi W \psi$ are CTAs with the following meaning:

- $\Diamond \phi$ holds iff $\phi$ holds of at least one configuration in $t$,
- $\Box \phi$ holds iff $\phi$ holds of all configurations in $t$,
- $\Diamond \phi$ holds iff $\phi$ holds of the following configuration in $t$,
- $\phi W \psi$ holds iff $\phi$ holds of all configurations before $\psi$ holds or iff $\Box \phi$. 

2.12 Configuration Diagrams

A configuration diagram (CD) is a graph whose nodes resemble interfaces (group of ports) and whose edges denote connections between component ports. CDs can be annotated by certain activation and connection constraints:

- **Activation annotations** can be used to introduce common activation constraints, such as min./max. number of components of a certain type.
- **Connection annotations** can be used to denote connection constraints, such as required connections between components of a certain type.

3 Specifying Properties of Dynamic Architectures

Properties of dynamic architectures can be specified as sets of configuration traces over an interface specification. In the following, we investigate the nature of such properties and introduce the notion of *behavior*, *activation*, and *connection* properties. We then show that the intersection of such properties is guaranteed to contain all necessary configuration traces. Moreover, we introduce the notion of *separable architecture property* and show that such a property can always be uniquely represented as the intersection of corresponding behavior, activation, and connection properties.

This way, we get a step-wise method for the specification of properties for dynamic architectures by concentrating on the three different property-types as shown below by our running example.

3.1 Activation Properties

An set of CTs is an activation property if it does neither restrict behavior nor connection.

**Definition 19** (Activation property). An activation property (AP) for interface specification \( S_i \in S_I \) is a set of CTs \( A \subseteq K^i(S_i) \), such that connections and behavior are not restricted:

\[
\forall t_a \in A, t_n, t_b \in K^i(S_i): \gamma (t_a, t_n, t_b) \Rightarrow \exists t'_a \in A: t'_a \cong a t_a \land t'_a \cong n t_n \land t'_a \cong b t_b \land t'_a \cong i \gamma(t_a, t_n, t_b).
\]

Thus, activation properties are defined by means of a special closure property for a set of configuration traces \( A \). It requires that for each confi-
guration trace in $A$, there exists an activation-equivalent configuration trace in $A$ for every possible connection and behavior.

3.1.1 Running Example: Activation Property Specification.

Activation properties of the Blackboard pattern are described in the configuration diagram [21] in Fig. 19: The “[1]” annotation for blackboard interfaces (e.g. $BB$) denotes the condition that components have to be active from the beginning on whereas knowledge source interfaces (e.g. $KS$) allow corresponding components to be de-/activated over time.

Moreover, we require two additional properties specified in terms of CTAs [21], a temporal-logic notation (based on [20]) to specify sets of configuration traces.

Figure 20 shows the corresponding specification. We require that architectures are fair w.r.t. knowledge source activation, i.e., each knowledge source is activated infinitely many times (Eq. 12). Furthermore, we require that whenever a knowledge source offers to solve some problem, it is always activated when solutions to the required subproblems are provided (Eq. 13).

Note that the activation constraints induced by the diagram in Fig. 19 as well as the additional constraints specified in Fig. 20 constrain only the activation of components. They do neither restrict connections nor behavior.
Figure 20: Specification of activation constraints for Blackboard architectures.

which is why the resulting architecture property is indeed an example of an activation property as defined in Def. 19.

3.2 Connection Properties

A connection property is not allowed to restrict either behavior or activation.

**Definition 20** (Connection property). A connection property (CP) for interface specification $S_i \in S_I$ is a set of CTs $N \subseteq \mathcal{K}^t(S_i)$, such that activations and behavior are not restricted:

$$\forall t_n \in N, t_a, t_b \in \mathcal{K}^t(S_i) : \mathcal{Y}(t_a, t_n, t_b) \implies \exists t'_n \in N : t'_n \approx t_n \land t'_n \approx a t_a \land t'_n \approx b t_b \land \mathcal{Y}(t_a, t_n, t_b).$$

Thus, connection properties are defined similar to activation properties, by means of a special closure property for a set of configuration traces $N$. It requires that for each configuration trace in $N$, there exists a connection-equivalent configuration trace in $A$ for every possible activation and behavior.

3.2.1 Running Example: Connection Property Specification

Connection properties are also specified graphically in the configuration diagram in Fig. 19. The solid arcs denote a constraint requiring that the ports of a KnowledgeSource component are connected with the corresponding ports of a BlackBoard component as depicted, whenever both components are active.
Figure 21: Example of an ill-formed behavioral property.

Note that the connection constraints induced by the diagram in Fig. 19 constrain only the connection of components. They do neither restrict activation nor behavior. Thus, the resulting architecture property is indeed an example of a connection property as defined in Def. 20.

3.3 Behavior Properties

A behavioral property is an architecture property which does not constrain connections and activations.

Definition 21 (Behavior property). A behavioral property (BP) for an interface specification $S_i = (C, I, t_c, t_i) \in S_I$ is a set of CTs $B \subseteq K^t(S_i)$, such that connections and activations are not restricted:

$$\forall t_b \in B, t_a, t_n \in K^t(S_i) : \forall (t_a, t_n, t_b)$$

$$\exists t'_b \in B : t'_b \approx^b t_b \land t'_b \approx^a t_a \land t'_b \approx^n t_n \land t'_b \approx^i \gamma(t_a, t_n, t_b) .$$

Again, behavioral properties are defined by means of a special closure property for a set of configuration traces $B$. It requires that for each configuration trace in $B$, there exists a behavior-equivalent configuration trace in $B$ for every possible activation and connection.

Example 16 (Not a behavior property). Figure 21 shows how an architecture property $B$ can violate Def. 21: Assume that $B$ allows a CT $t_b$ with $t_b(0)$ and denies some traces with $k$ with $k \approx^b t_b(0)$ at $n = 0$, i.e. $\not\exists t'_b \in B : t'_b(0) \approx^a k \vee t'_b(0) \approx^n k$. Hence, $B$ constrains activation and, thus, wrongly contains parts of an AP.

3.3.1 Running Example: Behavior Property Specification

We provide behavioral properties for both, BlackBoard and KnowledgeSource components. Again, we specify the properties in terms of CTAs. Thereby,
variables denote component identifiers, problems and solutions. Port names are used to denote port valuations and $c :: I$ is used to denote that component identifier $c$ has interface $I$.

**BlackBoard behavior.** A BlackBoard provides the *current state* towards solving the original problem. If a KnowledgeSource requires subproblems to be solved, the BlackBoard redirects those problems to other KnowledgeSources. Moreover, the BlackBoard provides available solutions to all KnowledgeSources.

The specification for BlackBoard components is given in Fig. 22. We require three properties for them:

**Eq.** (14): If a solution to a subproblem is received on its input, then it is eventually provided at its output.

**Eq.** (15): If solving a problem requires a set of subproblems to be solved first, those problems are eventually provided at its output.

**Eq.** (16): A problem is provided as long as it is not solved.

**KnowledgeSource behavior.** A KnowledgeSource receives open problems via $i_p$ and solutions for other problems via $i_s$. It might contribute to the solution of the original problem by solving subproblems. Hence, it performs one of two possible actions: 1. If it has solutions for all the required subproblems, it solves the problem and publishes the solution via $o_s$, 2. If it requires solutions to subproblems, it notifies the BlackBoard about its ability to solve the problem and about these subproblems via $o_p$.

The specification for KnowledgeSource components is given in Fig. 23. Also for them we require three properties:
Spec Knowledgesource_Behavior uses Blackboard

\[
\begin{align*}
\text{var} & \quad \text{ks} : \quad KS \\
& \quad p, q : \quad \text{PROB} \\
& \quad P : \quad \text{PROB SET}
\end{align*}
\]

\[
\begin{align*}
\Box \left( \forall (p, P) \in \text{ks} \cdot \text{o}_p : \quad \left( \left( \forall q \in P : \quad \Box (q \cdot \text{solve}(q)) \in \text{ks} \cdot i_p \right) \implies \Box (p \cdot \text{solve}(p)) \in \text{ks} \cdot o_p \right) \right) & \tag{17} \\
\Box \left( \forall (p, P) \in \text{ks} \cdot \text{o}_p : \quad \forall q \in P : \quad q \prec p \right) & \tag{18} \\
\Box \left( p \in \text{ks} \cdot \text{prob} \land p \in \text{ks} \cdot i_p \implies \Box (\exists P : (p, P) \in \text{ks} \cdot o_p) \right) & \tag{19}
\end{align*}
\]

Figure 23: Specification of behavior for knowledgesource components.

\textbf{Eq. (17):} If a \texttt{KnowledgeSource} gets correct solutions for all the required subproblems, then it solves the problem eventually.

\textbf{Eq. (18):} In order to solve a problem, a \texttt{KnowledgeSource} requires solutions only for smaller problems:

\textbf{Eq. (19):} If a \texttt{KnowledgeSource} is able to solve a problem it will eventually communicate this:

Note that Eq. (14)-(19) constrain only the behavior of components. They do neither restrict activation nor connections. Thus, the resulting architecture property is indeed an example of a behavioral property as defined in Def. 21.

\subsection{3.4 Soundness of Property Characterization}

In the following, we show soundness of our characterization. Therefore, we show that the intersection of an activation, connection, and behavioral property contains all necessary configuration traces (and not more).

First, however, we provide an important property necessary to prove the soundness theorem. It states that for every three configuration traces, there exists a unique configuration trace which is activation, connection, and behavior equivalent to the original trace.

\textbf{Lemma 13 (Uniqueness).} For all \( t_a, t_n, t_b \in \mathcal{K}^f(S_i) \), such that \( \gamma(t_a, t_n, t_b) \), there exists a unique \( t \in \mathcal{K}^f(S_i) \), such that \( t \approx^a t_a, t \approx^n t_n, t \approx^b t_b \), and \( t \approx^i \gamma(t_a, t_n, t_b) \).

\textbf{Sketch of the proof} (Full proof is given in App. A.15): \textit{Existence:} Construct \( t \in \mathcal{K}^f(S_i) \), such that for all \( n \in \mathbb{N} \): \( t(n) \overset{\text{def}}{=} \gamma(t_a(n), t_n(n), t_b(n)) \).

\textit{Uniqueness:} By Lem. 12.
Now we have everything to formulate and prove soundness of our characterization.

**Theorem 17** (Soundness). Let $B \subseteq \mathcal{K}^t(S_i)$ be a BP, $N \subseteq \mathcal{K}^t(S_i)$ a CP, and $A \subseteq \mathcal{K}^t(S_i)$ an AP. Then, for every $t \in \mathcal{K}^t(S_i)$,
\[
t \in A \cap N \cap B \iff \exists t_a \in A, t_n \in N, t_b \in B: \exists t_a \in A \cap t_n \in N \cap t_b \in B, \exists t_a \in A \cap t_n \in N \cap t_b \in B,
\]
\[
t \approx^a t_a \land t \approx^n t_n \land t \approx^b t_b \land t \approx^i t_a \land t_n \land t_b \land t \approx^i \gamma(t_a, t_n, t_b).
\]

**Sketch of the proof** (Full proof is given in App. A.16):
- $\implies$ : Let $t_a = t_n = t_b = t$ and show $t_a \in A \land t_n \in N \land t_b \in B$, $t_a \approx^i t_n \land t_a \approx^i t_b \land t_n \approx^i t_b$, $t \approx^a t_a \land t \approx^n t_n \land t \approx^b t_b$, and $t \approx^i \gamma(t_a, t_n, t_b)$.
- $\impliedby$ : Since $t_a \in A$, $t_n, t_b \in \mathcal{K}^t(S_i)$, and $t_a \approx^i t_n \land t_a \approx^i t_b \land t_n \approx^i t_b$, have $\exists t'_a \in A$ such that $t'_a \approx^a t_a$, $t'_n \approx^n t_n$, $t'_b \approx^b t_b$, and $t'_a \approx^i \gamma(t_a, t_n, t_b)$ by Def. 19 and conclude $t'_a = t \in A$ by Lem. 13. Similar reasoning can be applied to show $t \in N$ and $t \in B$.

### 3.5 Completeness of Property Characterization

In addition to soundness, we provide also a completeness result for our characterization. Therefore, we show that (almost) every set of configuration traces can be separated into an activation, connection, and behavioral property.

Indeed, completeness does not hold for every set of configuration traces. In the following, we characterize those sets for which it does.

#### 3.5.1 Separable Architecture Properties

A separable architecture property is a set of configuration traces where the aspect (activation, connection, and behavior) are independent from each other.

**Definition 22** (Separable architecture property). A separable architecture property (SAP) for interface specification $S_i = (C, I, t^e, t^i) \in S_I$, is a set of CTs $S \subseteq \mathcal{K}^t(S_i)$, such that activation, connection, and behavior do not influence each other:
\[
\forall t \in \mathcal{K}^t(S_i), n \in \mathbb{N}: \left( \exists t_a \in S: t_a \approx^a t \land t_a \approx^i t \right) \land
\left( \exists t_n \in S: t_n \approx^n t \land t_n \approx^i t \right) \land
\left( \exists t_b \in S: t_b \approx^b t \land t_b \approx^i t \right) \implies t \in S.
\]
Also separable architecture properties are defined by means of a special closure property: for each separable architecture properties $S$ we require that for each configuration trace $t$, if there exist traces $t_a$, $t_n$, and $t_b$, such that $t_a$ is activation equivalent to $t$, $t_n$ is connection equivalent to $t$, and $t_b$ is behavior equivalent to $t$, then $t$ is also in $S$. In the following, we provide an example of a separable architecture properties.

**Example 18** (Separable architecture property). *Figure 24 depicts the idea behind SAPs. If there exists an AC which is activation, connection, and behavior equivalent to three other ACs which are part of the SAP, then the original AC must also be part of the SAP. In Fig. 24 the AC at the bottom is activation equivalent to the left AC, connection equivalent to the top AC, and behavior equivalent to the right AC. If the top three ACs are part of a SAP, then the bottom one has to be part of the SAP, too.*
3.5.2 Running Example: Blackboard Guarantee

In the following, we specify a guarantee of blackboard architectures as a separable architecture property over the interface specification \( S_{BB} \).

**Theorem 19** (Blackboard). *If for each open (sub-)problem, there exists a Knowledge-source (KS) which is able to solve the corresponding problem:*

\[
\square \left( \forall p \in bb.o_p: \Diamond \left( \exists ks : p \in ks.prob \land \|ks\| \right) \right), \tag{20}
\]

*then, it is guaranteed, that the architecture will eventually solve an overall problem, even if no single KS is able to solve the problem on its own:*

\[
\square \left( p \in bb.i_p \implies \Diamond \left( p, solve(p) \right) \in bb.o_s \right). \tag{21}
\]

**Proof:** (Sketch) The proof is by well-founded induction over the problem relation \( \prec \): We are sure that for each problem repeatedly a KnowledgeSource exists which is capable to solve the problem, Eq. (20). The required sub-problems are provided to the BlackBoard by the connection constraint of Fig. 19. The BlackBoard will provide these subproblems eventually on its output \( o_p \), Eq. (15). Since the subproblems provided to the BlackBoard are strictly less (according to \( \prec \)), Eq. (18), they will be solved and provided by the BlackBoard by induction. A KnowledgeSource will eventually be activated for each solution, Eq. (20), and connected to the BlackBoard (Fig. 19). This KnowledgeSource eventually has all solutions to its subproblems, by Eqs. (12) and (13), and will then solve the original problem by Eq. (17). The solution is received eventually by the BlackBoard due to Eq. (19). Finally, the overall solution is provided by the BlackBoard due to Eq. (14). \( \square \)

3.5.3 Relative Completeness

In order to show relative completeness of our characterization we have to introduce the notion of activation, connection, and behavior closures for a set of configuration traces.

An activation closure takes a set of configuration traces and adds all activation equivalent configuration traces.

**Definition 23** (Activation closure). *For a set of CTs \( A \subseteq K^t(S_i) \) over interface specification \( S_i \in S_I \) an activation closure \( close^a(A) \subseteq K^t(S_i) \) is defined as follows:

\[
\text{close}^a(A) = \{ t' \in K^t(S_i) \mid \exists t \in A: t \approx^a t' \land t \approx^i t' \}.
\]
An important property for an activation closure is that it is indeed an activation property.

**Lemma 14 (Activation closure is an activation property).** For a set of CTs $A \subseteq \mathcal{K}^f(S_i)$ over interface specification $S_i \in \mathcal{S}_I$, $\text{close}^a(A)$ is an AP.

**Sketch of the proof** (Full proof is given in App. A.13): Let $t_a \in \text{close}^a(A)$ and $t_n, t_b \in \mathcal{K}^f(S_i)$, such that $\gamma(t_a, t_n, t_b)$ and construct $t'_a \in \mathcal{K}^f(S_i)$, such that for all $n \in \mathbb{N}$, $t'_a(n) \overset{\text{def}}{=} \gamma(t_a(n), t_n(n), t_b(n))$. Then, show that $t'_a \approx^a t_a, t'_a \approx^n t_n, t'_a \approx^b t_b$, and $t'_a \approx^i \gamma(t_a, t_n, t_b)$.

Similar to the activation closure, we can introduce the notion of connection closure $\text{close}^c(T) \subseteq \mathcal{K}^c(S_i)$ and behavior closure $\text{close}^b(T) \subseteq \mathcal{K}^b(S_i)$ for a set of CTs $T \subseteq \mathcal{K}^f(S_i)$ over interface specification $S_i \in \mathcal{S}_I$. A similar lemma as Lem. 14 can then be proved for these notions.

Now we have everything we need to prove a completeness theorem for our characterization of activation, connection, and behavior properties.

**Theorem 20 (Completeness).** Each SAP $S \subseteq \mathcal{K}^f(S_i)$ for interface specification $S_i \in \mathcal{S}_I$ can be uniquely described through the intersection of an AP $A \subseteq \mathcal{K}^f(S_i)$, CP $N \subseteq \mathcal{K}^c(S_i)$, and BP $B \subseteq \mathcal{K}^b(S_i)$:

$$S = A \cap N \cap B.$$ 

**Sketch of the proof** (Full proof is given in App. A.14): $A \cap N \cap B \subseteq S$: Apply $\text{close}^a(S), \text{close}^a(S), \text{close}^b(S)$ to construct $A, N$, and $B$, respectively. Then show that their intersection is a subset of $S$ by applying Def. 22. $A \cap N \cap B \supseteq S$: Use reflexivity of $\approx^a, \approx^n, \text{ and } \approx^b$ to conclude $A \cap N \cap B \supseteq S$ by Def. 23.

## 4 Verifying Properties of Dynamic Architectures

In this section, we propose an approach to the verification of properties for dynamic architectures based on the theory discussed so far.

Figure 25 shows the proposed approach to property verification. In a first step, components interfaces are specified. Based on the interface specification corresponding behavior, connection, and activation properties are specified. Finally, an overall architecture property is specified and verified against the behavior, connection, and activation properties.

In the following we discuss the details of specification and verification steps.
4.1 Specifying Interfaces
To specify interfaces, a set of ports and corresponding types of messages have to be specified first. This can be achieved by traditional specification techniques such as algebraic specifications [32]. Interfaces can then be simply specified by grouping a set of ports.

4.2 Specifying Activation, Connection, and Behavior Properties
Activation, connection, and behavior properties can then be specified over the interfaces. Fig. 26 depicts an overview of the proposed approach to specify architecture properties. After specifying activation, connection, and behavior properties, the specifications are merged by taking the intersection of the corresponding sets of configuration traces.

The different kind of properties can be specified by CTAs [21]. However, since they allow to specify general sets of CTs, they have to be formulated in a manner such that the corresponding definitions are satisfied. A general heuristics could be, for example, to use implications of the following form:

General CTA $\implies$ Property Specific CTA.

Thereby, the left hand side of the implication is a general CTA while the right hand side is one, specific for the kind of property one wants to specify. These property-specific CTAs are only allowed to specify activation, connection, or behavior, respectively.
4.3 Verifying the Guarantee

The guarantee is specified as general architecture property over the corresponding interface specification. Again, CTAs can be used to specify the guarantee. The guarantee is then verified by showing that the corresponding set of configuration traces is a subset of the set specified as the intersection of the activation, connection, and behavior properties.

5 Discussion

In the following, we briefly discuss our approach and possible limitations. Thereby, we critically examine some of its potential weaknesses in more detail.
**Theoretical limitations.** One possible weakness concerns the nature of our underlying model for dynamic architectures. Def. 17 does not allow components to change their interface over time. This could be seen as a restriction of the model, however, it was a deliberate decision since for now, we did not yet find the need for components to change their interfaces. Indeed, it remains an open question whether dynamic interfaces are useful at all. However, if the need for them arises, it should be noted, that the underlying model can be adapted to allow for dynamic interfaces as well.

**Methodological limitations.** With this text, we provide a formal characterization of three different classes of properties for dynamic architectures. Moreover, with Thm. 17 and Thm. 20 we provide evidence that these classes are indeed useful. To verify that a property is indeed of a certain class, one has to show that it satisfies the corresponding definition. We admit that this could be seen as a potential weakness in that it is not always obvious whether a given property indeed satisfies one of the characteristic definitions. However, the purpose of this text was to provide a clear understanding of these classes which serves as a basis for future work concentrating on how to support in the verification of whether a property indeed belongs to one of the different classes.

**Practical limitations.** A last point which needs to be discussed in more detail regards an important aspect of software architectures in general. Our approach does actually not provide means to directly specify quality attributes such as availability or reliability. However, as our example shows, it allows us to specify the technical realization of such aspects. Theorem 3.5.2, for example, ensures that a problem can be solved also in the absence of certain components. This can be seen as one possible implementation (or technical definition) of what is sometimes called availability.

6 Related Work

Related work can be found in three different areas: 1. Architecture description languages, 2. Modeling of architectural styles, and 3. Specification of constraints for dynamic architectures. In the following we briefly discuss each of them.
6.1 Architecture Description Languages

Over the last three decades, a number of so-called Architecture Description Languages (ADLs) emerged to support the formal specification of architectures. Some of them also support the specification of dynamic aspects such as Rapide [18], Darwin [19], Dynamic Wright [2, 3], II-ADL [26], xADL [12], and ACME [14].

While ADLs support the formal specification of architectures, they were developed with the aim to specify individual architecture solutions, rather than properties for architectures which require more abstract specification techniques. Nevertheless, these works provide the conceptual foundation for our work since many of the abstractions used in our model are based on the concepts introduced by ADLs.

6.2 Modeling Architectural Styles

Architectural styles focus on the specification of architectural constraints, rather than specific architectures.

One of the first approaches to formalize architectural styles is discussed by Abowd et al. [1]. There, the authors apply a denotational semantics approach to software architectures by using the specification language Z [29]. Other examples used to specify architectural styles include the Chemical Abstract Machine [16] or Wright [2] which allow for the specification of architectural constraints for static architectures. Two further ideas come from Moriconi et al. [25] and Penix et al. [27]. Both apply algebraic specification to software architectures. Finally, Bernardo et al. [4] use process algebras to specify architectural types which can be seen as a form of architectural styles.

While these approaches focus on the specification of architectural constraints rather than architectures, they usually do not allow for the specification of dynamic architectural constraints which is the focus of this work. Nevertheless, these works provide many important conceptual insights into the specification of architectural constraints on which we build.

6.3 Specification of Constraints for Dynamic Architectures

Work in this area is most closely related to our work.

The approach of Le Métayer [17] applies graph theory to specify architectural evolution. The author proposes the use of graph grammars to specify architectural evolution. A similar approach comes from Hirsch and
Montanari [15] who employ hypergraphs as a formal model to represent styles and their reconfigurations. While we also apply a graph-based approach to model architectural properties, the major difference lies in the specification of behavior. While the discussed approaches focus on structural aspects, we aim at a combination of structural and behavioral aspects.

Another, closely related approach is the one of Wermlinger et al. [31]. The authors combine behavior and structure to model dynamic reconfigurations. One major difference to our work concerns the underlying model of interaction. While the authors use an action synchronization communication model, our model is based on time-synchronous communication. Both communication models have their advantages and drawbacks. Thus, by providing a time-synchronous alternative, we actually complement their work.

Recently, categorical approaches to dynamic architecture reconfiguration appeared such as the work of Castro et al. [10] or Fiadeiro and Lopes [13]. While these approaches provide fundamental insights into the specification of dynamic architecture properties, their model remains implicit in the categorical constructions. Thus, we complement their work by providing an explicit model of dynamic architecture properties.

Finally, we do not know of any existing work investigating different types of properties of dynamic architectures. However, as stated in the introduction, this is an important aspect to systematically specify properties of dynamic architectures. In this work we provide a formal investigation of properties which is another contribution to current literature.

7 Conclusion

In this article, we provide a formal notion of properties for dynamic architectures and investigate different classes of such properties. The major results can be summarized as follows:

- We provide a novel model for dynamic architectures and a formal notion of properties for this kind of architectures (Sect. 2). Thereby an architecture property is modeled as a set of configuration traces (Def. 17) which are sequences of architecture configurations (Def. 7).
- We provide a formal characterization of activation properties, connection properties, and behavior properties for dynamic architectures (Sect. 3). Each property-type is defined as a set of configuration traces fulfilling a special closure property: An activation property is not
allowed to restrict connections or behavior (Def. 19). A connection property, on the other hand, is neither allowed to restrict activation nor behavior (Def. 20). Finally, a behavioral property is not allowed to restrict activation or connection (Def. 21).

- We show soundness of our characterization. Thereby, we show that the intersection of activation, connection, and behavior properties include exactly all expected configuration traces (Thm. 17).
- Finally, we provide a completeness result for our characterization. Therefore we provide a formal characterization of separable architecture properties and show that each separable architecture property can be represented as the intersection of a corresponding activation, connection, and behavior properties (Thm. 20).

Our results can be used to specify and verify properties of dynamic architectures. Therefore, we derive a systematic way to specify properties for dynamic architectures and apply it to the specification of blackboard architectures (Sect. 4):

- First, component interfaces are specified as a set of ports and corresponding types.
- Then, activation, connection, and behavior properties can be specified over the interfaces.
- Then, a guarantee can be specified as a general architecture property.
- Finally, the guarantee is verified by showing that it is a subset of the intersection of the corresponding activation, connection, and behavior properties.

The approach is demonstrated in terms of a running example in which the blackboard pattern for dynamic architectures is specified and verified.

With this work we provide an important step towards our overall goal of providing a formal theory of architectural patterns [22]. Future work should now concentrate around two major areas:

- One area of future work concerns the practical usability of the approach. As discussed in Sect. 5, future work should concentrate on the development of advanced techniques for the specification and analysis of the different classes of properties.
- A second area of future work concerns the application of the approach. As demonstrated by the running example, the approach is well-suited for the verification of patterns for dynamic architectures. Thus, future work in this area should concentrate on the application of the approach for the purpose of verifying existing patterns of dynamic architectures.
Acknowledgments

We would like to thank Jonas Eckhardt, Vasileios Koutsoumpas, and the anonymous reviewers of ICTAC 2016 and Scientific Annals of Computer Science for their comments and helpful suggestions. This work was partially funded by the German Federal Ministry of Education and Research (BMBF) under grant 01Is16043A.

References


A Proofs

A.1 Proof of Lem. 1

According to Def. 11 we have to show that (i) \( \forall \hat{p} \in \text{in}(S_i, C') \): (\( \hat{p} \notin \text{in}(S_i, C') \) \& \( \mu(\hat{p}) = 0 \) \& \( \mu(\hat{p}) = \mu(\hat{p}) \)), (ii) \( \forall \hat{p} \in \text{in}(S_i, C') \): \( N(\hat{p}) \cap \text{out}(S_i, C') = \emptyset \) \( \iff \mu(\hat{p}) = \bigcup_{\hat{p},N(\hat{p}) \cap \text{out}(S_i, C')} \mu(\hat{p}_0) \), (iii) \( \forall (c, p) \in \text{in}(S_i, C'), (c', p') \in N((c, p)): c \in C' \land c' \in C' \), and (iv) \( \forall (c, p) \in \text{out}(S_i, C'): \mu((c, p)) = 0 \) \( \iff c \in C' \):

(i) \( \forall \hat{p} \in \text{in}(S_i, C') \): (\( \hat{p} \notin \text{in}(S_i, C') \) \& \( \mu(\hat{p}) = 0 \) \& \( \mu(\hat{p}) = \mu(\hat{p}) \)): Since \( \forall \hat{p} \in \text{in}(S_i, C') \): \( \mu(\hat{p}) = \mu(\hat{p}) \).

(ii) \( \forall \hat{p} \in \text{in}(S_i, C') \): \( N(\hat{p}) \cap \text{out}(S_i, C') = \emptyset \) \( \iff \mu(\hat{p}) = \bigcup_{\hat{p},N(\hat{p}) \cap \text{out}(S_i, C')} \mu(\hat{p}_0) \): Let \( \hat{p} \in \text{in}(S_i, C') \) and assume \( N(\hat{p}) \cap \text{out}(S_i, C') = \emptyset \). Thus, conclude \( N(\hat{p}) = \emptyset \) and have \( \mu(\hat{p}) = \bigcup_{\hat{p},N(\hat{p}) \cap \text{out}(S_i, C')} \mu(\hat{p}_0) \) by Def. 7.

(iii) \( \forall (c, p) \in \text{in}(S_i, C'), (c', p') \in N((c, p)): c \in C' \land c' \in C' \): By Def. 7.

(iv) \( \forall (c, p) \in \text{out}(S_i, C'): \mu((c, p)) = 0 \) \( \iff c \in C' \): Since \( \forall (c, p) \in \text{out}(S_i, C'): \mu((c, p)) \neq 0 \) \( \iff c \in C' \) by Def. 6.

A.2 Proof of Prop. 1

Existence: Let \( \gamma(k_a, k_n, k_b) = (C', N, \mu) \) with \( C' = C_a \), \( N: \text{in}(S_i, C') \rightarrow \\wp(\text{out}(S_i, C')) \), such that \( N((c, p)) = \begin{cases} \emptyset & \text{if } c \notin C_n' \\ \{(c', p') \in N_n((c, p)) \mid c' \in C'o' \} & \text{if } c \in C_n' \end{cases} \), and \( \mu \in \text{port}(S_i, C') \), such that \( \mu(\hat{p}) = \begin{cases} \mu_b(\hat{p}) & \text{if } \hat{p} \in \text{out}(S_i, C_b') \\ \emptyset & \text{if } \hat{p} \in \text{in}(S_i, C') \setminus \text{out}(S_i, C'_b) \\ \bigcup_{\hat{p},N(\hat{p}) \cap \text{out}(S_i, C')} \mu(\hat{p}_0) & \text{if } \hat{p} \in \text{in}(S_i, \gamma(k_a, k_n, k_b)) \\ \mu_a(\hat{p}) & \text{if } \hat{p} \in \text{in}(S_i, \gamma(k_a, k_n, k_b)) \end{cases} \).

We show (i) \( C' \subseteq C \), (ii) \( N: \text{in}(S_i, C') \rightarrow \\wp(\text{out}(S_i, C')) \), (iii) \( \mu \in \text{port}(S_i, C') \), and (iv) \( \forall \hat{p}_i \in \text{in}(S_i, C'): N(\hat{p}_i) \neq \emptyset \) \( \iff \mu(\hat{p}_i) = \bigcup_{\hat{p},N(\hat{p}) \cap \text{out}(S_i, C')} \mu(\hat{p}_0) \): to have \( \gamma(k_a, k_n, k_b) \in \mathcal{K}(S_i) \) by Def. 7.

(i) \( C' \subseteq C \): Since \( C' = C_a \) and \( C_a' \subseteq C \).

(ii) \( N: \text{in}(S_i, C') \rightarrow \\wp(\text{out}(S_i, C')) \): We show well-definedness of \( N \):

- Existence: Let \( (c, p) \in \text{in}(S_i, C') \).
  - Case \( c \notin C'_a : N((c, p)) = \emptyset \subseteq \text{out}(S_i, C') \).
  - Case \( c \in C'_a : N((c, p)) = \{(c', p') \in N_n((c, p)) \mid c' \in C' \} \subseteq \text{out}(S_i, C') \).
Uniqueness: Let \((c, p) = (c', p') \in \text{in}(S_i, C')\).
- Case \(c \notin C_n\): First have \(N((c, p)) = \emptyset\). Then, since \(c' = c\) have \(c' \notin C_n\) and conclude \(N((c', p')) = \emptyset\). Thus, have \(N((c, p)) = \emptyset = N((c', p'))\).
- Case \(c \in C_n\): First have \(N((c, p)) = \{(c'', p'') \in N_n((c, p)) \mid c'' \in C'\}\). Then, since \(c' = c\) have \(c' \in C_n\) and conclude \(N((c', p')) = \{(c'', p'') \in N_n((c', p')) \mid c'' \in C'\}\). Thus, since \((c, p) = (c', p')\) conclude \(N_n((c, p)) = N_n((c', p'))\) and thus have \(N((c, p)) = \{(c'', p'') \in N_n((c, p)) \mid c'' \in C'\} = \{(c'', p'') \in N_n((c', p')) \mid c'' \in C'\} = N((c', p'))\).

(iii) \(\forall (c, p) \in \text{in}(S_i, C'), (c_o, p_o) \in N((c, p)): T_{p_o} \subseteq T_p\): Let \((c, p) \in \text{in}(S_i, C')\) and conclude \((c_o, p_o) \in N_n((c, p))\) by Def. 12. Thus, since \(k_n \in K(S_i)\) conclude \(T_{p_o} \subseteq T_p\) by Def. 7.

(iv) \(\mu \in \text{port}(S_i, C')\): We show well-definedness of \(\mu\):
- Existence: Let \((c, p) \in \text{port}(S_i, C')\).
  - \((c, p) \in \text{out}(S_i, C'_n): \mu((c, p)) = \mu_b((c, p)) \subseteq T_p\).
  - \((c, p) \in \text{out}(S_i, C') \setminus \text{out}(S_i, C'_n): \mu((c, p)) = \emptyset \subseteq T_p\).
  - \((c, p) \in \text{in}(S_i, \gamma(k_o, k_n, k_b)): \mu((c, p)) = \bigcup_{\tilde{p}_o \in N((c, p))} \mu(\tilde{p}_o)\) and since \(\forall (c_o, p_o) \in N_n((c, p)): T_{p_o} \subseteq T_p\) have \(\mu((c, p)) \subseteq T_p\).
- Uniqueness: Let \((c, p) = (c', p') \in \text{in}(S_i, C')\).
  - \((c, p) \in \text{out}(S_i, C'_n): \mu((c, p)) = \mu_b((c, p))\). Moreover, since \(c, p = (c', p') \in \text{out}(S_i, C'_n)\) and conclude \(\mu((c', p')) = \mu_b((c', p'))\). Thus, since \(\mu_b((c, p)) = \mu_b((c', p'))\) conclude \(\mu((c, p)) = \mu_b((c, p)) = \mu_b((c', p')) = \mu((c', p'))\).
  - \((c, p) \in \text{out}(S_i, C') \setminus \text{out}(S_i, C'_n): \mu((c, p)) = \emptyset\). Moreover, since \((c, p = (c', p') \in \text{out}(S_i, C') \setminus \text{out}(S_i, C'_n)\) and conclude \(\mu((c', p')) = \emptyset\). Thus, since \(\mu_b((c, p)) = \mu_b((c', p')) \mu((c, p)) = \emptyset = \mu((c', p'))\).
  - \((c, p) \in \text{in}(S_i, \gamma(k_o, k_n, k_b)): \mu((c, p)) = \bigcup_{\tilde{p}_o \in N((c, p))} \mu(\tilde{p}_o)\) and since \(\forall (c_o, p_o) \in N_n((c, p)): T_{p_o} \subseteq T_p\) have \(\mu((c, p)) = \bigcup_{\tilde{p}_o \in N((c, p))} \mu(\tilde{p}_o) = \bigcup_{\tilde{p}_o \in N((c, p))} \mu(\tilde{p}_o) = \mu((c', p'))\).
  - \((c, p) \in \text{in}(S_i, \gamma(k_o, k_n, k_b)): \mu((c, p)) = \mu_a((c, p))\). Moreover, since \((c, p) = (c', p') \in \text{in}(S_i, \gamma(k_o, k_n, k_b))\) conclude \(\mu((c, p)) = \mu_a((c, p)) = \mu_a((c', p'))\).
\[\text{in}_a(S_i, \gamma(k_a, k_n, k_b))\] and conclude \(\mu((c', p')) = \mu_a((c', p')).\) Thus, since \(\mu_a((c, p)) = \mu_a((c', p'))\) conclude \(\mu((c, p)) = \mu_a((c, p)) = \mu_a((c, p')) = \mu((c', p')).\)

(v) \(\forall \hat{p}_i \in \text{in}(S_i, C')\): \(N(\hat{p}_i) \neq \emptyset \implies \mu(\hat{p}_i) = \bigcup_{\hat{p}_o \in N(\hat{p}_i)} \mu(\hat{p}_o):\) Therefore, let \(\hat{p}_i \in \text{in}(S_i, C')\) and assume \(N(\hat{p}_i) \neq \emptyset.\) Thus, by Def. 10, \(\hat{p}_i \in \text{in}_c(S_i, \gamma(k_a, k_n, k_b))\) and \(\mu(\hat{p}_i) = \bigcup_{\hat{p}_o \in N(\hat{p}_i)} \mu(\hat{p}_o)\) by definition.

**Uniqueness:** Let \((C'', N', \mu') \in \mathcal{X}(S_i)\) such that \(C'' = C_a', N': \text{in}(S_i, C'') \rightarrow \emptyset(\text{out}(S_i, C''))\) and \(N''((c, p)) = \emptyset\) such that \(\mu'(\hat{p}) = \mu(\hat{p})\).

We show \((C'', N', \mu') = (C', N, \mu):\)

- **C'' = C':** Since \(C'' = C_a'\) and \(C = C_a'\) conclude \(C'' = C'.\)

- **N'' = N':** First note that \(\text{in}(S_i, C'') = \text{in}(S_i, C')\) and \(\text{out}(S_i, C'') = \text{out}(S_i, C')\). Let \((c, p) \in \text{in}(S_i, C'')\).
  - Case \(c \notin C_a':\) Have \(N''((c, p)) = \emptyset\) and \(N((c, p)) = \emptyset\) and conclude \(N''((c, p)) = N((c, p)).\)
  - Case \(c \in C_a':\) Have \(N''((c, p)) = \{(c', p') \in N_n((c, p)) \mid c' \in C''\}\) and \(N((c, p)) = \{(c', p') \in N_n((c, p)) \mid c' \in C'\}\) and since \(C'' = C'\) conclude \(N''((c, p)) = N((c, p)).\)

- **\(\mu' = \mu:*** First note that \(\text{port}(S_i, C'') = \text{port}(S_i, C')\) and let \((c, p) \in \text{port}(S_i, C'').\)
  - \((c, p) \in \text{out}(S_i, C''):\) Have \(\mu'((c, p)) = \mu_b((c, p))\) and \(\mu((c, p)) = \mu_a((c, p))\) by definition and conclude \(\mu'((c, p)) = \mu((c, p)).\)
  - \((c, p) \in \text{out}(S_i, C'') \setminus \text{out}(S_i, C_a'):\) First have \(\mu'((c, p)) = \emptyset\) by definition. Moreover, since \(\text{out}(S_i, C'') = \text{out}(S_i, C'')\) have \((c, p) \in \text{out}(S_i, C'' \setminus \text{out}(S_i, C_a'))\) and conclude \(\mu((c, p)) = \emptyset\) by definition. Thus, conclude \(\mu'((c, p)) = \mu((c, p)).\)
  - \((c, p) \in \text{in}_c(S_i, \gamma(k_a, k_n, k_b)):\) First have \(\mu'((c, p)) = \bigcup_{\hat{p}_o \in N''((c, p))} \mu'((c, p))\) and \(\mu((c, p)) = \bigcup_{\hat{p}_o \in N((c, p))} \mu((c, p))\) by definition. Thus, since \(N'' = N\) and \(\forall \hat{p} \in \text{out}(S_i, C'') = \text{out}(S_i, C')\): \(\mu'((c, p)) = \mu((c, p)).\)
  - \((c, p) \in \text{in}_a(S_i, \gamma(k_a, k_n, k_b)):\) Have \(\mu'((c, p)) = \mu_a((c, p))\) and
\[ \mu((c, p)) = \mu_a((c, p)) \] by definition. Thus, conclude \( \mu'((c, p)) = \mu((c, p)) \). \( \square \)

### A.3 Proof of Lem. 2

For a function \( f : A \to B \), in the following, we denote with \( \text{dom}(f) \overset{\text{def}}{=} A \) the domain of \( f \) and with \( \text{ran}(f) \overset{\text{def}}{=} B \) its range.

Let \( (C', N, \mu) = \gamma(k_a, k_a, k_a) \). We show \( k_a = (C', N, \mu) \).

- **\( C' = C'_a \):** By Def. 12.

- **\( N = N_a \):** By Def. 12, \( N : \text{in}(S_i, C') \to \varphi(\text{out}(S_i, C')) \) and since \( C' = C'_a \) conclude \( \text{dom}(N) = \text{dom}(N_a) \) and \( \text{ran}(N) = \text{ran}(N_a) \). We show \( \forall \hat{\mu} \in \text{in}(S_i, C'_a) : N(\hat{\mu}) = N_a(\hat{\mu}) \) to conclude \( N = N_a \). Therefore \( \forall (c, p) \in \text{in}(S_i, C'_a) \) and conclude \( c \in C'_a \). Thus, have \( \lambda((c, p)) = \{(c', p') \in N_a((c, p)) \mid c' \in C'_a\} = N_a((c, p)) \) by Def. 12.

- **\( \mu = \mu_a \):** By Def. 12, \( \mu \in \text{port}(S_i, C') \) and since \( C' = C'_a \) conclude \( \text{dom}(\mu) = \text{dom}(\mu_a) \) and \( \text{ran}(\mu) = \text{ran}(\mu_a) \). We show \( \forall \hat{\mu} \in \text{port}(S_i, C'_a) : \mu(\hat{\mu}) = \mu_a(\hat{\mu}) \) to conclude \( \mu = \mu_a \). Therefore let \( \hat{\mu} \in \text{port}(S_i, C'_a) \).
  - Case \( \hat{\mu} \in \text{out}(S_i, C'_a) \): By Def. 12, \( \mu(\hat{\mu}) = \mu_a(\hat{\mu}) \).
  - Case \( \hat{\mu} \in \text{in}(S_i, k_a) \): Since \( C' = C'_a \) and \( N = N_a \) conclude \( \text{in}_c(S_i, \gamma(k_a, k_a, k_a)) = \text{in}_c(S_i, k_a) \). Thus, have \( \mu(\hat{\mu}) = \bigcup_{\hat{\mu}_0 \in \text{N}(\hat{\mu})} \mu_a(\hat{\mu}_0) \) by Def. 12. Thus, since \( \forall \hat{\mu}_0 \in \text{out}(S_i, C'_a) : \mu(\hat{\mu}_0) = \mu_a(\hat{\mu}_0) \) and since \( N(\hat{\mu}) = N_a(\hat{\mu}) \) have \( \bigcup_{\hat{\mu}_0 \in \text{N}(\hat{\mu})} \mu(\hat{\mu}_0) = \bigcup_{\hat{\mu}_0 \in \text{N}_a(\hat{\mu})} \mu_a(\hat{\mu}_0) \) and conclude \( \mu(\hat{\mu}) = \mu_a(\hat{\mu}) \). Moreover, since \( \hat{\mu} \in \text{in}_c(S_i, k_a) \) conclude \( \text{N}_a(\hat{\mu}) \neq \emptyset \) by Def. 10. Thus, have \( \mu_a(\hat{\mu}) = \bigcup_{\hat{\mu}_0 \in \text{N}_a(\hat{\mu})} \mu_a(\hat{\mu}_0) \) by Def. 7 and since \( \mu(\hat{\mu}) = \bigcup_{\hat{\mu}_0 \in \text{N}_a(\hat{\mu})} \mu_a(\hat{\mu}_0) \) conclude \( \mu(\hat{\mu}) = \mu_a(\hat{\mu}) \).

### A.4 Proof of Lem. 3

**Reflexivity:** For every architecture configuration \( k = (C', N, \mu) \in K(S_i) \) we have \( C' = C \) and thus \( k \overset{a}{=} k \) by Def. 13.

**Symmetry:** Let \( k = (C', N, \mu) \in K(S_i) \) and \( k' = (C'', N', \mu') \in K(S_i) \), such that \( k \overset{a}{=} k' \). By Def. 13 we have \( C' = C'' \) and thus \( k' \overset{a}{=} k \) by Def. 13 again.
Transitivity: Let \( k = (C', N, \mu), \ k' = (C'', N', \mu'), \) and \( k'' = (C'''', N'''', \mu''') \) three architecture configurations over interface specification \( S_i \in S_i \) such that \( k \approx^a k' \) and \( k' \approx^a k'' \). By Def. 13 we have \( C' = C'' \) and \( C'' = C''''. \) Thus, conclude \( C' = C''' \) and have \( k \approx^a k'' \) by Def. 13.

\[ \boxempty \]

A.5 Proof of Lem. 4

By Def. 12 have \( [\gamma(k_a, k_n, k_b)]^1 = [k_a]^1. \) Thus, by Def. 13 conclude \( \gamma(k_a, k_n, k_b) \approx^a k_a. \)

\[ \boxempty \]

A.6 Proof of Lem. 5

Reflexivity: Let \( k = (C', N, \mu) \in K(S_i). \) We have \( \forall \hat{p}_i \in \text{in}(S_i, C' \cap C'): N(\hat{p}_i) = N(\hat{p}_i). \) Moreover, since \( \text{in}(S_i, C' \setminus C') = \emptyset, \) we conclude \( \forall \hat{p}_i \in \text{in}(S_i, C' \setminus C'): N(\hat{p}_i) = \emptyset. \) Thus, conclude \( k \approx^a k \) by Def. 14.

Symmetry: Let \( k = (C', N, \mu) \) and \( k' = (C'', N', \mu') \) be two architecture configurations over interface specification \( S_i \in S_i, \) such that \( k \approx^a k'. \) Thus, have \( \forall \hat{p}_i \in \text{in}(S_i, C' \cap C''): N(\hat{p}_i) = N(\hat{p}_i), \) \( \forall \hat{p}_i \in \text{in}(S_i, C' \setminus C'): N(\hat{p}_i) = \emptyset, \) and \( \forall \hat{p}_i \in \text{in}(S_i, C' \setminus C': N(\hat{p}_i) = \emptyset \) by Def. 14 and conclude \( \forall \hat{p}_i \in \text{in}(S_i, C'' \cap C''): N'(\hat{p}_i) = N(\hat{p}_i), \) \( \forall \hat{p}_i \in \text{in}(S_i, C'' \setminus C'): N'(\hat{p}_i) = \emptyset, \) and \( \forall \hat{p}_i \in \text{in}(S_i, C'' \setminus C'') : N(\hat{p}_i) = \emptyset. \) Thus, have \( k' \approx^a k \) by Def. 14.

Transitivity: Let \( k = (C', N, \mu), \ k' = (C'', N', \mu'), \) and \( k'' = (C'''', N'''', \mu''') \) be architecture configurations over interface specification \( S_i \in S_i, \) such that \( k \approx^a k' \) and \( k' \approx^a k'' \). We show \( k \approx^a k'' \). According to Def. 14 we have to show (i) \( \forall \hat{p}_i \in \text{in}(S_i, C' \cap C''): N(\hat{p}_i) = N''(\hat{p}_i), \) (ii) \( \forall \hat{p}_i \in \text{in}(S_i, C' \setminus C'') : N(\hat{p}_i) = \emptyset, \) and (iii) \( \forall \hat{p}_i \in \text{in}(S_i, C'' \setminus C'') : N''(\hat{p}_i) = \emptyset. \)

(i) \( \forall \hat{p}_i \in \text{in}(S_i, C' \cap C'') : N(\hat{p}_i) = N''(\hat{p}_i): \) Therefore, let \( \hat{p}_i \in \text{in}(S_i, C' \cap C''). \)

- Case \( \hat{p}_i \notin \text{in}(S_i, C'') : \) Since \( \hat{p}_i \in \text{in}(S_i, C') \) and \( k \approx^a k' \) have \( N(\hat{p}_i) = \emptyset \) by Def. 14. Moreover, since \( \hat{p}_i \in \text{in}(S_i, C'') \) and \( k' \approx^a k'' \) have \( N''(\hat{p}_i) = \emptyset \) by Def. 14. Thus, conclude \( N(\hat{p}_i) = \emptyset = N''(\hat{p}_i). \)

- Case \( \hat{p}_i \in \text{in}(S_i, C'') : \) Since \( \hat{p}_i \in \text{in}(S_i, C') \) and \( k \approx^a k' \) have \( N(\hat{p}_i) = N'(\hat{p}_i) \) by Def. 14. Moreover, since \( \hat{p}_i \in \text{in}(S_i, C'') \) and \( k' \approx^a k'' \) have \( N'(\hat{p}_i) = N''(\hat{p}_i) \) by Def. 14. Thus, conclude \( N(\hat{p}_i) = N'(\hat{p}_i) = N''(\hat{p}_i). \)

(ii) \( \forall \hat{p}_i \in \text{in}(S_i, C' \setminus C'') : N(\hat{p}_i) = \emptyset: \) Therefore, let \( \hat{p}_i \in \text{in}(S_i, C' \setminus C''). \)

- Case \( \hat{p}_i \notin \text{in}(S_i, C'') : \) Since \( \hat{p}_i \in \text{in}(S_i, C') \) and \( k \approx^a k' \) have \( N(\hat{p}_i) = \emptyset \) by Def. 14.
A.7 Proof of Lem. 6

Let \((C', N, \mu) = \gamma(k_a, k_n, k_b)\). We show (i) \(\forall \hat{c} \in \text{in}(S_i, C' \cap C'_a): N(\hat{c}_i) = N_n(\hat{c}_i)\), (ii) \(\forall \hat{c} \in \text{in}(S_i, C' \setminus C'_a): N(\hat{c}_i) = \emptyset\), and (iii) \(\forall \hat{c} \in \text{in}(S_i, (C' \cap C'_a)) \cap \text{in}(S_i, C'_a)\): \(N(\hat{c}_i) = \emptyset\).

(i) \(\forall \hat{c} \in \text{in}(S_i, C' \cap C'_a): N(\hat{c}_i) = N_n(\hat{c}_i)\):

Let \((c_i, p_i) \in \text{in}(S_i, C' \cap C'_a)\) and conclude \((c_i, p_i) \in \text{in}(S_i, C'_a)\) and \((c_i, p_i) \in \text{in}(S_i, C'_a)\).

(ii) \(\forall \hat{c} \in \text{in}(S_i, C' \setminus C'_a): N(\hat{c}_i) = \emptyset\):

Let \((c_i, p_i) \in \text{in}(S_i, C' \setminus C'_a)\) and conclude \((c_i, p_i) \notin \text{in}(S_i, C'_a)\).

(iii) \(\forall \hat{c} \in \text{in}(S_i, (C' \cap C'_a)) \cap \text{in}(S_i, C'_a)\): \(\forall \hat{c} \in \text{in}(S_i, C' \setminus C'_a)\): \(\forall \hat{c} \in \text{in}(S_i, C' \setminus C'_a)\) and conclude \((c_i, p_i) \notin \text{in}(S_i, C'_a)\).

Assume \(N_n((c_i, p_i)) \neq \emptyset\) and let \((c_o, p_o) \in N_n((c_i, p_i))\).

Thus, \(c_i \in C'_a\) and \(c_o \in C_a\) by Def. 11. Thus, since \(c_i \in C'_a\) and \(c_o \in C_a\) conclude \((c_o, p_o) \in N((c_i, p_i))\) by Def. 12.

A.8 Proof of Lem. 8

Let \((C', N, \mu) = \gamma(k_a, k_n, k_b)\). We show (i) \(\forall \hat{c} \in \text{out}(S_i, C' \cap C'_b): \mu(\hat{c}) = \mu_b(\hat{c})\), (ii) \(\forall \hat{c} \in \text{out}(S_i, C' \setminus C'_b): \mu(\hat{c}) = \emptyset\), and (iii) \(\forall \hat{c} \in \text{out}(S_i, (C' \cap C'_b)) \cap \text{out}(S_i, C'_b)\): \(\mu(\hat{c}) = \emptyset\); to conclude \(\gamma(k_a, k_n, k_b) \sim^b k_b\) by Def. 15:
Case 9 and since 

Reflexivity: Let \( k = (C', N, \mu) \in \mathcal{K}(S_i) \). We have \( \forall \hat{p} \in \text{in}(S_i, C' \cap C'): \mu(\hat{p}) = \mu(\hat{p}) \). Moreover, since \( \text{in}(S_i, C' \setminus C') = \emptyset \), we conclude \( \forall \hat{p} \in \text{in}(S_i, C' \setminus C') : \mu(\hat{p}) = \emptyset \). Thus, conclude \( k \approx b k \) by Def. 15.

Symmetry: Let \( k = (C', N, \mu) \) and \( k' = (C'', N', \mu') \) be two architecture configurations over interface specification \( S_i \in S_I \), such that \( k \approx b k' \). Thus, have \( \forall \hat{p} \in \text{in}(S_i, C' \cap C'') : \mu(\hat{p}) = \mu(\hat{p}) \), \( \forall \hat{p} \in \text{in}(S_i, C' \setminus C') : \mu(\hat{p}) = \emptyset \), and \( \forall \hat{p} \in \text{in}(S_i, C'' \setminus C'') : \mu'(\hat{p}) = \emptyset \) by Def. 15 and conclude \( \forall \hat{p} \in \text{in}(S_i, C' \cap C'') : \mu'(\hat{p}) = \emptyset \), \( \forall \hat{p} \in \text{in}(S_i, C'' \setminus C'') : \mu'(\hat{p}) = \emptyset \), and \( \forall \hat{p} \in \text{in}(S_i, C' \setminus C'') : \mu'(\hat{p}) = \emptyset \). Thus, have \( k' \approx b k \) by Def. 15.

Transitivity: Let \( k = (C', N, \mu) \), \( k' = (C'', N', \mu') \), and \( k'' = (C''', N'', \mu'') \) be architecture configurations over interface specification \( S_i \in S_I \), such that \( k \approx b k' \) and \( k' \approx b k'' \). We show \( k \approx b k'' \). According to Def. 15 we have to show \( \forall \hat{p} \in \text{in}(S_i, C' \cap C''') : \mu(\hat{p}) = \mu''(\hat{p}), \forall \hat{p} \in \text{in}(S_i, C' \setminus C''') : \mu(\hat{p}) = \emptyset \), and \( \forall \hat{p} \in \text{in}(S_i, C'' \setminus C''') : \mu''(\hat{p}) = \emptyset \).

- Case \( \hat{p} \notin \text{in}(S_i, C'') \): Since \( \hat{p} \in \text{in}(S_i, C'') \) and \( k \approx b k' \) have \( \mu'(\hat{p}) = \emptyset \) by Def. 15. Moreover, since \( \hat{p} \in \text{in}(S_i, C''') \) and \( k' \approx b k'' \) have \( \mu''(\hat{p}) = \emptyset \) by Def. 15. Thus, conclude \( \mu''(\hat{p}) = \emptyset \).

- Case \( \hat{p} \in \text{in}(S_i, C'') \): Since \( \hat{p} \in \text{in}(S_i, C'') \) and \( k \approx b k' \) have \( \mu'(\hat{p}) = \emptyset \) by Def. 15. Moreover, since \( \hat{p} \in \text{in}(S_i, C''') \) and \( k' \approx b k'' \) have \( \mu'(\hat{p}) = \mu''(\hat{p}) \). Thus, conclude \( \mu'(\hat{p}) = \mu''(\hat{p}) \).

- Case \( \hat{p} \notin \text{in}(S_i, C'') \): Since \( \hat{p} \notin \text{in}(S_i, C'') \) and \( k \approx b k' \) have \( \mu'(\hat{p}) = \emptyset \) by Def. 15.

- Case \( \hat{p} \notin \text{in}(S_i, C'') \): Since \( \hat{p} \notin \text{in}(S_i, C''') \) and \( k \approx b k' \) have \( \mu'(\hat{p}) = \mu''(\hat{p}) \) by Def. 15. Moreover, since \( \hat{p} \notin \text{in}(S_i, C''') \) and \( k' \approx b k'' \) have \( \mu''(\hat{p}) = \emptyset \).
have \( \mu'(\hat{p}) = \emptyset \) by Def. 15. Thus, conclude \( \mu(\hat{p}) = \mu'(\hat{p}) = \emptyset \).

- \( \forall \hat{p} \in \text{in}(S_i, C_{a''} \setminus C') : \mu''(\hat{p}) = \emptyset \): Therefore, let \( \hat{p} \in \text{in}(S_i, C_{a''} \setminus C') \).
  - Case \( \hat{p} \notin \text{in}(S_i, C') \): Since \( \hat{p} \in \text{in}(S_i, C_{a''}) \) and \( k' \approx b_k \) have \( \mu''(\hat{p}) = \emptyset \) by Def. 15.
  - Case \( \hat{p} \in \text{in}(S_i, C') \): Since \( \hat{p} \in \text{in}(S_i, C') \) and \( k' \approx b_k \) have \( \mu''(\hat{p}) = \mu'(\hat{p}) \) by Def. 15. Moreover, since \( \hat{p} \notin \text{in}(S_i, C') \) and \( k' \approx b_k \) have \( \mu'(\hat{p}) = \emptyset \) by Def. 15. Thus, conclude \( \mu''(\hat{p}) = \mu'(\hat{p}) = \emptyset \).

\( \square \)

A.10 Proof of Lem. 10

Let \( k_a = (C'_a, N_a, \mu_a) \), \( k_n = (C'_n, N_n, \mu_n) \), and \( k_b = (C'_b, N_b, \mu_b) \) and assume \( \gamma(k_a, k_n, k_b) \).

We show \( k_a \approx_i k_n \): According to Def. 16 we have to show (i) \( \forall \hat{p} \in \text{in}(S_i, C'_a \cap C'_n) : \mu_a(\hat{p}) = \mu_n(\hat{p}) \), (ii) \( \forall \hat{p} \in \text{in}(S_i, C'_a \setminus C'_n) : \mu_a(\hat{p}) = \emptyset \), and (iii) \( \forall \hat{p} \in \text{in}(S_i, C'_n \setminus C'_a) : \mu_n(\hat{p}) = \emptyset \).

(i) \( \forall \hat{p} \in \text{in}(S_i, C'_a \cap C'_n) : \mu_a(\hat{p}) = \mu_n(\hat{p}) \): Let \( \hat{p} \in \text{in}(S_i, C'_a \cap C'_n) \). According to Def. 11 we have \( \hat{p} \notin \text{in}(S_i, C'_a \setminus C'_n) \) and \( \mu_a(\hat{p}) = \emptyset \) or \( \hat{p} \in \text{in}(S_i, C'_a \setminus C'_n) \) and \( \mu_a(\hat{p}) = \mu_n(\hat{p}) \) or \( \hat{p} \in \text{in}(S_i, C'_a \setminus C'_n) \) and \( \mu_n(\hat{p}) = \emptyset \) by case assumption, conclude \( \mu_a(\hat{p}) = \emptyset \) or \( \mu_n(\hat{p}) = \emptyset \) by case assumption, conclude \( \mu_a(\hat{p}) = \mu_n(\hat{p}) \).

(ii) \( \forall \hat{p} \in \text{in}(S_i, C'_a \setminus C'_n) : \mu_a(\hat{p}) = \emptyset \): Let \( \hat{p} \in \text{in}(S_i, C'_a \setminus C'_n) \). According to Def. 11 we have \( \hat{p} \notin \text{in}(S_i, C'_a \setminus C'_n) \) and \( \mu_a(\hat{p}) = \emptyset \) or \( \hat{p} \in \text{in}(S_i, C'_a \setminus C'_n) \) and \( \mu_n(\hat{p}) = \emptyset \) or \( \hat{p} \in \text{in}(S_i, C'_a \setminus C'_n) \) and \( \mu_n(\hat{p}) = \mu_b(\hat{p}) \) or \( \hat{p} \in \text{in}(S_i, C'_a \setminus C'_n) \) and \( \mu_a(\hat{p}) = \mu_b(\hat{p}) \) and conclude \( \mu_a(\hat{p}) = \emptyset \) or \( \mu_n(\hat{p}) = \emptyset \) or \( \mu_n(\hat{p}) = \mu_b(\hat{p}) \) or \( \mu_a(\hat{p}) = \mu_b(\hat{p}) \) and conclude \( \mu_a(\hat{p}) = \emptyset \). Thus, have \( \mu_a(\hat{p}) = \emptyset = \mu_n(\hat{p}) \).

(iii) \( \forall \hat{p} \in \text{in}(S_i, C'_n \setminus C'_a) : \mu_a(\hat{p}) = \emptyset \): Let \( \hat{p} \in \text{in}(S_i, C'_n \setminus C'_a) \). According to Def. 11 we have \( \hat{p} \notin \text{in}(S_i, C'_n \setminus C'_a) \) and \( \mu_a(\hat{p}) = \emptyset \) or \( \hat{p} \in \text{in}(S_i, C'_n \setminus C'_a) \) and \( \mu_n(\hat{p}) = \emptyset \) or \( \hat{p} \in \text{in}(S_i, C'_n \setminus C'_a) \) and \( \mu_n(\hat{p}) = \mu_b(\hat{p}) \) or \( \hat{p} \in \text{in}(S_i, C'_n \setminus C'_a) \) and \( \mu_n(\hat{p}) = \mu_b(\hat{p}) \) and conclude \( \mu_a(\hat{p}) = \emptyset \) or \( \mu_n(\hat{p}) = \emptyset \) or \( \mu_n(\hat{p}) = \mu_b(\hat{p}) \) or \( \mu_a(\hat{p}) = \mu_b(\hat{p}) \) and conclude \( \mu_a(\hat{p}) = \emptyset \). Thus, since \( \hat{p} \in \text{in}(S_i, C'_a \setminus C'_n) \) conclude \( \mu_a(\hat{p}) = \emptyset \).
have \( \hat{p} \in \text{in}(S_i, C'_n) \) and conclude \((\hat{p} \notin \text{in}(S_i, C'_n) \lor \mu_a(\hat{p}) = \emptyset) \land (\hat{p} \notin \text{in}(S_i, C'_n) \lor \mu_a(\hat{p}) = \emptyset) \lor (\hat{p} \notin \text{in}(S_i, C'_n) \lor \mu_b(\hat{p}) = \emptyset) \). Thus, since \( \hat{p} \in \text{in}(S_i, C'_n) \) conclude \( \mu_a(\hat{p}) = \emptyset \).

A similar argument can be used to show \( k_n \approx^i k_b \).

Finally, since \( k_a \approx^i k_n \) and \( k_n \approx^i k_b \) conclude \( k_a \approx^i k_b \) by Lem. 9. \( \square \)

### A.11 Proof of Lem. 11

Let \( k_a = (C'_a, N_a, \mu_a), k_n = (C'_n, N_n, \mu_n), \) and \( k_b = (C'_b, N_b, \mu_b) \) and
\( \Upsilon(k, k_a, k_n) = (C', N, \mu). \)

We show \( k_a \approx^i \Upsilon(k, k_a, k_n, k_b) \):

By Def. 16 we have to show \( \forall \hat{p} \in \text{in}(S_i, C'_a \cap C'): \mu_a(\hat{p}) = \mu(\hat{p}), \forall \hat{p} \in \text{in}(S_i, C'_a \setminus C'): \mu_a(\hat{p}) = \emptyset, \) and \( \forall \hat{p} \in \text{in}(S_i, C'_a \setminus C'_b): \mu(\hat{p}) = \emptyset. \)

- Show \( \forall \hat{p} \in \text{in}(S_i, C'_a \cap C'): \mu_a(\hat{p}) = \mu(\hat{p}) \): Therefore, let \( \hat{p} \in \text{in}(S_i, C'_a \cap C') \) and conclude \( \hat{p} \in \text{in}(S_i, C'_a) \) and \( \hat{p} \in \text{in}(S_i, C'_n) \).

  - Case \( \hat{p} \in \text{in}_c(S_i, \Upsilon(k, k_a, k_n, k_b)) \): By Def. 10 have \( N(\hat{p}) \neq \emptyset \) and conclude \( \hat{p} \in \text{in}(S_i, C'_n) \) and \( N_n(\hat{p}) \cap \text{out}(S_i, C'_n) \neq \emptyset \) by Def. 12. Thus, since \( \hat{p} \in \text{in}(S_i, C'_a) \cap \text{in}(S_i, C'_n) \) and \( N_n(\hat{p}) \cap \text{out}(S_i, C'_n) \neq \emptyset \) have \( \mu_a(\hat{p}) = \bigcup_{\hat{p}_0 \in N_n(\hat{p}) \cap \text{out}(S_i, C'_n) \setminus \text{out}(S_i, C'_a)} \mu_b(\hat{p}_0) \) by Def. 11. Moreover, have \( N_n(\hat{p}) \cap \text{out}(S_i, C'_n) = N(\hat{p}) \) by Def. 12 and \( \forall \hat{p} \in \text{out}(S_i, C'_n): \mu(\hat{p}) = \mu_b(\hat{p}) \) by Def. 12. Thus, conclude \( \bigcup_{\hat{p}_0 \in N(\hat{p}) \cap \text{out}(S_i, C'_n) \setminus \text{out}(S_i, C'_a)} \mu_b(\hat{p}_0) = \bigcup_{\hat{p}_0 \in N(\hat{p}) \cap \text{out}(S_i, C'_n)} \mu_b(\hat{p}_0) \). Moreover, have \( \forall \hat{p} \in \text{out}(S_i, C'_n): \mu(\hat{p}) = \emptyset \) by Def. 12 and conclude \( \bigcup_{\hat{p}_0 \in N(\hat{p}) \cap \text{out}(S_i, C'_n)} \mu(\hat{p}_0) = \bigcup_{\hat{p}_0 \in N(\hat{p}) \setminus \text{out}(S_i, C'_a)} \mu(\hat{p}_0) \). Thus, have \( \mu_a(\hat{p}) = \bigcup_{\hat{p}_0 \in N(\hat{p}) \cap \text{out}(S_i, C'_n) \setminus \text{out}(S_i, C'_a)} \mu_b(\hat{p}_0) = \bigcup_{\hat{p}_0 \in N(\hat{p}) \setminus \text{out}(S_i, C'_a)} \mu(\hat{p}_0) \) and since \( \mu(\hat{p}) = \bigcup_{\hat{p}_0 \in N(\hat{p}) \setminus \text{out}(S_i, C'_a)} \mu(\hat{p}_0) \) by Def. 12, conclude \( \mu_a(\hat{p}) = \mu(\hat{p}) \).

- Show \( \forall \hat{p} \in \text{in}(S_i, C'_a \setminus C'): \mu_a(\hat{p}) = \emptyset \): First, have \( C' = C'_a \) by Def. 12 and conclude \( C'_a \setminus C' = \emptyset \). Thus, have \( \forall \hat{p} \in \text{in}(S_i, C'_a \setminus C'): \mu_a(\hat{p}) = \emptyset. \)

- Show \( \forall \hat{p} \in \text{in}(S_i, C'_a \setminus C'): \mu(\hat{p}) = \emptyset \): First, have \( C' = C'_a \) by Def. 12 and conclude \( C'_a \setminus C' = \emptyset \). Thus, have \( \forall \hat{p} \in \text{in}(S_i, C'_a \setminus C'): \mu(\hat{p}) = \emptyset. \)

We show \( k_n \approx^i \Upsilon(k_a, k_n, k_b) \):

From Lem. 10 have \( k_n \approx^i k_a \) and since \( k_a \approx^i \Upsilon(k_a, k_n, k_b) \) conclude \( k_n \approx^i \Upsilon(k_a, k_n, k_b) \) by Lem. 9.

We show \( k_b \approx^i \Upsilon(k_a, k_n, k_b) \):

From Lem. 10 have \( k_b \approx^i k_a \) and since \( k_a \approx^i \Upsilon(k_a, k_n, k_b) \) conclude \( k_b \approx^i \Upsilon(k_a, k_n, k_b) \) by Lem. 9. \( \square \)
A.12 Proof of Lem. 12

Let $k = (C', N, \mu)$ and $k' = (C'', N', \mu')$ two architecture configurations over interface specification $S_i \in S_I$.

$$\implies:$$ Assume $k = k'$. We show (i) $k \approx a k'$, (ii) $k \approx a k'$, (iii) $k \approx b k'$, and (iv) $k \approx b k'$:

(i) $k \approx a k'$: Since $C' = C''$ have $k \approx a k'$ by Def. 13.

(ii) $k \approx a k'$: Since $N = N'$ conclude $\forall \hat{p}_i \in \text{in}(S_i, C' \cap C')$: $N(\hat{p}_i) = N'(\hat{p}_i)$. Moreover, since $C' = C''$ have $C' \setminus C'' = \emptyset$ and $C'' \setminus C' = \emptyset$. Thus, conclude $\forall \hat{p}_i \in \text{in}(S_i, C' \setminus C''): N(\hat{p}_i) = \emptyset$ and $\forall \hat{p}_i \in \text{in}(S_i, C'' \setminus C')$: $N'(\hat{p}_i) = \emptyset$. Finally have $k \approx a k'$ by Def. 14.

(iii) $k \approx b k'$: Since $\mu = \mu'$ conclude $\forall \hat{p} \in \text{out}(S_i, C' \cap C'')$: $\mu(\hat{p}) = \mu'(\hat{p})$. Moreover, since $C' = C''$ have $C' \setminus C'' = \emptyset$ and $C'' \setminus C' = \emptyset$. Thus, conclude $\forall \hat{p} \in \text{out}(S_i, C' \setminus C''): \mu(\hat{p}) = \emptyset$ and $\forall \hat{p} \in \text{out}(S_i, C'' \setminus C')$: $\mu'(\hat{p}) = \emptyset$. Finally have $k \approx b k'$ by Def. 15.

(iv) $k \approx b k'$: Since $\mu = \mu'$ conclude $\forall \hat{p} \in \text{in}(S_i, C' \cap C'')$: $\mu(\hat{p}) = \mu'(\hat{p})$. Moreover, since $C' = C''$ have $C' \setminus C'' = \emptyset$ and $C'' \setminus C' = \emptyset$. Thus, conclude $\forall \hat{p} \in \text{in}(S_i, C' \setminus C''): \mu(\hat{p}) = \emptyset$ and $\forall \hat{p} \in \text{in}(S_i, C'' \setminus C')$: $\mu'(\hat{p}) = \emptyset$. Finally have $k \approx b k'$ by Def. 16.

$$\leftarrow:$$ Assume $k \approx a k' \land k \approx a k' \land k \approx b k' \land k \approx b k'$. We show (i) $C' = C''$, (ii) $N = N'$, and (iii) $\mu = \mu'$; to have $k = k'$:

(i) $C' = C''$: Since $k \approx a k'$ have $C' = C''$ by Def. 13.

(ii) $N = N'$: From $C' = C''$ have dom($N$) = $\text{in}(S_i, C') = \text{in}(S_i, C'')$ = dom($N'$) and ran($N$) = $\varphi(\text{out}(C', S_i)) = \varphi(\text{out}(C'', S_i)) = \text{ran}(N')$. We show that $\forall \hat{p} \in \text{in}(S_i, C' \cap C'')$: $N(\hat{p}) = N'(\hat{p})$: Therefore, let $\hat{p} \in \text{in}(S_i, C' \cap C'')$ and since $k \approx a k'$ have $N(\hat{p}) = N'(\hat{p})$ by Def. 14.

(iii) $\mu = \mu'$: From $C' = C''$ have dom($\mu$) = $\text{port}(C', S_i) = \text{port}(C'', S_i) = \text{dom}(\mu')$ and ran($\mu$) = $\varphi(M)$ = ran($\mu'$). We show that $\forall \hat{p} \in \text{port}(S_i, C' \cap C'')$: $\mu(\hat{p}) = \mu'(\hat{p})$: Therefore, let $\hat{p} \in \text{port}(S_i, C' \cap C'')$ and since $k \approx b k'$ have $\mu(\hat{p}) = \mu'(\hat{p})$ by Def. 15.$\square$

A.13 Proof of Lem. 14

By Def. 19 we have to show that for all $t_a \in \text{close}^a(A)$ and $t_n, t_b \in K^l(S_i)$, such that $\forall(t_a, t_n, t_b)$, there exists a $t'_a \in \text{close}^a(A)$, such that $t'_a \approx a t_a$, $t'_a \approx b t_n$, $t'_a \approx b t_b$, and $t'_a \approx b \gamma(t_a, t_n, t_b)$. Therefore, let $t_a \in \text{close}^a(A)$ and $t_n, t_b \in K^l(S_i)$, such that $\gamma(t_a, t_n, t_b)$, and conclude that for all $n \in N$, $\gamma(t_a(n), t_n(n), t_b(n))$ by Def. 18. Then, construct $t'_a \in K^l(S_i)$, such that for all $n \in N$, $t'_a(n) \overset{\text{def}}{=} \gamma(t_a(n), t_n(n), t_b(n))$. First, note that $t'_a$ is indeed
a valid configuration trace: Since \( \forall n \in \mathbb{N}: \gamma (t_a(n), t_a(n), t_b(n)) \), conclude that \( \gamma (t_a(n), t_a(n), t_b(n)) \) is a well-defined architecture configuration for every \( n \in \mathbb{N} \) by Def. 12.

We now show \( t'_a \in \text{close}^a(A) \): Since \( t_a \in \text{close}^a(A) \) have \( \exists t''_a \in A : t''_a \approx^a t_a \land t''_a \approx^i t_b \) by Def. 23 and conclude that for all \( n \in \mathbb{N} \), \( t''_a(n) \approx^a t_a(n) \) and \( t''_a(n) \approx^i t_a(n) \) by Def. 18. Since \( t''_a \in A \), we show (i) \( t'_a \approx^a t''_a \) and (ii) \( t'_a \approx^i t''_a \) to conclude \( t'_a \in \text{close}^a(A) \) by Def. 23.

(i) \( t'_a \approx^a t''_a \): From construction have \( \forall n \in \mathbb{N}: t'_a(n) \approx^a t_a(n) \) by Lem. 4. Thus, since \( \forall n \in \mathbb{N}: t''_a(n) \approx^a t_a(n) \) have \( \forall n \in \mathbb{N}: t'_a(n) \approx^a t''_a(n) \) by Lem. 3 and conclude \( t'_a \approx^a t''_a \) from Def. 18.

(ii) \( t'_a \approx^i t''_a \): From construction have \( \forall n \in \mathbb{N}: t'_a(n) \approx^i t_a(n) \) by Lem. 11. Thus, since \( \forall n \in \mathbb{N}: t''_a(n) \approx^i t_a(n) \) have \( \forall n \in \mathbb{N}: t'_a(n) \approx^i t''_a(n) \) by Lem. 9 and conclude \( t'_a \approx^i t''_a \) from Def. 18.

We conclude by showing (i) \( t'_a \approx^a t_a \), (ii) \( t'_a \approx^a t_n \), (iii) \( t'_a \approx^b t_b \), and (iv) \( t'_a \approx^i \gamma (t_a, t_n, t_b) \):

(i) \( t'_a \approx^a t_a \): From construction have \( \forall n \in \mathbb{N}: t'_a(n) \approx^a t_a(n) \) by Lem. 4 and conclude \( t'_a \approx^a t_n \) by Def. 18.

(ii) \( t'_a \approx^i t_n \): From construction have \( \forall n \in \mathbb{N}: t'_a(n) \approx^i t_n(n) \) by Lem. 6 and conclude \( t'_a \approx^i t_n \) by Def. 18.

(iii) \( t'_a \approx^b t_b \): From construction have \( \forall n \in \mathbb{N}: t'_a(n) \approx^b t_b(n) \) by Lem. 8 and conclude \( t'_a \approx^b t_b \) by Def. 18.

(iv) \( t'_a \approx^i \gamma (t_a, t_n, t_b) \): From construction have \( \forall n \in \mathbb{N}: t'_a(n) \approx^i \gamma (t_a(n), t_n(n), t_b(n)) \) by Lem. 11 and conclude \( t'_a \approx^i \gamma (t_a, t_n, t_b) \) by Def. 18.

\[ \square \]

A.14 Proof of Thm. 20

Let \( A \overset{\text{def}}{=} \text{close}^a(S) \), \( N \overset{\text{def}}{=} \text{close}^n(S) \), and \( B \overset{\text{def}}{=} \text{close}^b(S) \) and note that \( A \) is a valid AP, \( N \) a valid CP, and \( B \) a valid BP by Lem. 14.

We now show \( A \cap N \cap B = S \).

- \( A \cap N \cap B \subseteq S \): Therefore, assume \( t \in A \cap N \cap B \): Since \( t \in A \), have \( t \in \text{close}^a(S) \) from construction and conclude \( \exists t_a \in S : t_a \approx^a t \land t_a \approx^i t \) by Def. 23. Moreover, since \( t \in N \), have \( t \in \text{close}^n(S) \) from construction and conclude \( \exists t_n \in S : t_n \approx^a t \land t_n \approx^i t \) by Def. 23. Moreover, since \( t \in B \), have \( t \in \text{close}^b(S) \) from construction and conclude \( \exists t_b \in S : t_b \approx^b t \land t_b \approx^i t \) by Def. 23. Therefore, since \( S \) is a SAP, conclude \( t \in S \) by Def. 22.

- \( A \cap N \cap B \supseteq S \): Therefore, assume \( t \in S \). From Lem. 3 have \( t \approx^a t \) and from Lem. 9 have \( t \approx^i t \). Thus, since \( t \in S \), have \( t \in \text{close}^a(S) \) by
Def. 23 and conclude \( t \in A \) by construction. Moreover, have \( t \approx^a t \) by Lem. 5 and \( t \approx^i t \) by Lem. 9. Thus, since \( t \in S \), have \( t \in \text{close}^a(S) \) by Def. 23 and conclude \( t \in N \) by construction. Finally, have \( t \approx^b t \) by Lem. 7 and \( t \approx^i t \) by Lem. 9. Thus, since \( t \in S \), have \( t \in \text{close}^b(S) \) by Def. 23 and conclude \( t \in B \) by construction. \( \square \)

### A.15 Proof of Lem. 13

**Existence:** \( \exists t \in K^t(S_i): t \approx^a t_a \land t \approx^a n \land t \approx^b t_b \land t \approx^i \chi(t_a, t_n, t_b) \).

Therefore, let \( t \in K^t(S_i) \), such that for all \( n \in \mathbb{N} : t(n) \overset{\text{def}}{=} \chi(t_a(n), t_n(n), t_b(n)) \). Note that \( t \) is well-defined: Since \( \forall n \in \mathbb{N} : \chi(t_a(n), t_n(n), t_b(n)) \), conclude that \( \chi(t_a(n), t_n(n), t_b(n)) \) is a well-defined architecture configuration for every \( n \in \mathbb{N} \) by Def. 12. We show (i) \( t \approx^a t_a \), (ii) \( t \approx^n t_n \), (iii) \( t \approx^b t_b \), and (iv) \( t \approx^i \chi(t_a, t_n, t_b) \):

(i) \( t \approx^a t_a \): From construction have \( \forall n \in \mathbb{N} : t(n) \overset{\text{def}}{=} t_a(n) \) by Lem. 4 and conclude \( t \approx^a t_a \) by Def. 18.

(ii) \( t \approx^n t_n \): From construction have \( \forall n \in \mathbb{N} : t(n) \overset{\text{def}}{=} t_n(n) \) by Lem. 6 and conclude \( t \approx^n t_n \) by Def. 18.

(iii) \( t \approx^b t_b \): From construction have \( \forall n \in \mathbb{N} : t(n) \overset{\text{def}}{=} t_b(n) \) by Lem. 8 and conclude \( t \approx^b t_b \) by Def. 18.

(iv) \( t \approx^i \chi(t_a, t_n, t_b) \): From construction have \( t(n) \overset{\text{def}}{=} \chi(t_a(n), t_n(n), t_b(n)) \) by Lem. 9 and conclude \( t \approx^i \chi(t_a, t_n, t_b) \) by Def. 18.

**Uniqueness:** \( \forall t' \in K^t(S_i): t \overset{\text{def}}{=} t_a \land t \overset{\text{def}}{=} n \land t \overset{\text{def}}{=} b \land t \overset{\text{def}}{=} i \chi(t_a, t_n, t_b) \implies t' = t \). Therefore, let \( t' \in K^t(S_i) \) and assume \( t' \approx^a t_a \), \( t' \approx^n t_n \), \( t' \approx^b t_b \), and \( t' \approx^i \chi(t_a, t_n, t_b) \). Then have \( \forall n \in \mathbb{N} : t'(n) \overset{\text{def}}{=} t_a(n) \land t'(n) \overset{\text{def}}{=} n \land t'(n) \overset{\text{def}}{=} b \land t'(n) \overset{\text{def}}{=} i \chi(t_a(n), t_n(n), t_b(n)) \) by Def. 18. We show that for all \( n \in \mathbb{N} \) we have (i) \( t'(n) \approx^a t(n) \), (ii) \( t'(n) \approx^n t(n) \), (iii) \( t'(n) \approx^b t(n) \), and (iv) \( t'(n) \approx^i t(n) \) to have \( \forall n \in \mathbb{N} : t'(n) = t(n) \) by Lem. 12 and conclude \( t' = t \) by Def. 18.

(i) \( t'(n) \approx^a t(n) \): Since \( \forall n \in \mathbb{N} : t_a(n) \approx^a t(n) \) and since \( \forall n \in \mathbb{N} : t'(n) \approx^a t(n) \) conclude \( \forall n \in \mathbb{N} : t'(n) \approx^a t(n) \) by Lem. 3.

(ii) \( t'(n) \approx^n t(n) \): Since \( \forall n \in \mathbb{N} : t_n(n) \approx^n t(n) \) and since \( \forall n \in \mathbb{N} : t'(n) \approx^n t(n) \) conclude \( \forall n \in \mathbb{N} : t'(n) \approx^n t(n) \) by Lem. 5.

(iii) \( t'(n) \approx^b t(n) \): Since \( \forall n \in \mathbb{N} : t_b(n) \approx^b t(n) \) and since \( \forall n \in \mathbb{N} : t'(n) \approx^b t(n) \) conclude \( \forall n \in \mathbb{N} : t'(n) \approx^b t(n) \) by Lem. 7.

(iv) \( t'(n) \approx^i t(n) \): Since \( \forall n \in \mathbb{N} : \chi(t_a(n), t_n(n), t_b(n)) \approx^i t(n) \) and since \( \forall n \in \mathbb{N} : t'(n) \approx^i t(n) \) conclude \( \forall n \in \mathbb{N} : t'(n) \approx^i t(n) \) by Def. 18.

On Activation, Connection, and Behavior in Dynamic Architectures
A.16 Proof of Thm. 17

\[ \implies : \] Assume \( t \in A \cap N \cap B \). Then, let \( t_a = t_n = t_b = t \) and show that \( t_a \in A \land t_n \in N \land t_b \in B \), \( \gamma(t_a, t_n, t_b) \), and \( t \equiv_i \gamma(t_a, t_n, t_b) \). We show (i) \( t_a \in A \), (ii) \( t_n \in N \), (iii) \( t_b \in B \), (iv) \( \gamma(t_a, t_n, t_b) \), (v) \( t \equiv_i^a t_a \), (vi) \( t \equiv_i^n t_n \), (vii) \( t \equiv_i^b t_b \), and (viii) \( t \equiv_i^i \gamma(t_a, t_n, t_b) \):

(i) \( t_a \in A \): Since \( t \in A \) and \( t_a = t \), conclude \( t_a \in A \).

(ii) \( t_n \in N \): Since \( t \in N \) and \( t_n = t \), conclude \( t_n \in N \).

(iii) \( t_b \in B \): Since \( t \in B \) and \( t_b = t \), conclude \( t_b \in B \).

(iv) \( \gamma(t_a, t_n, t_b) \): Since \( t_a = t_b = t \) have \( \gamma(t_a, t_n, t_b) \) by Lem. 1.

(v) \( t \equiv_i^a t_a \): Since \( t = t_a \) conclude \( t \equiv_i^a t_a \) by Lem. 3.

(vi) \( t \equiv_i^n t_n \): Since \( t = t_n \) conclude \( t \equiv_i^n t_n \) by Lem. 5.

(vii) \( t \equiv_i^b t_b \): Since \( t = t_b \) conclude \( t \equiv_i^b t_b \) by Lem. 7.

(viii) \( t \equiv_i \gamma(t_a, t_n, t_b) \): Since \( t = t_a = t_n = t_b \) have \( t = \gamma(t_a, t_n, t_b) \) from Lem. 2 and conclude \( \forall n \in N: t(n) = \gamma(t_a(n), t_n(n), t_b(n)) \). Thus, have \( \forall n \in N: t(n) \equiv_i \gamma(t_a(n), t_n(n), t_b(n)) \) by Lem. 9 and conclude \( t \equiv_i \gamma(t_a(n), t_n(n), t_b(n)) \) by Def. 18.

\[ \iff : \] Let \( t_a \in A \), \( t_n \in N \), \( t_b \in B \), and assume \( \gamma(t_a, t_n, t_b) \), \( t \equiv_i^a t_a \), \( t \equiv_i^n t_n \), \( t \equiv_i^b t_b \), and \( t \equiv_i \gamma(t_a, t_n, t_b) \). We show \( t \in A \cap N \cap B \).

\begin{itemize}
  \item \( t \in A \): Since \( t_a \in A \), \( t_a, t_b \in K^i(S_i) \) and \( \gamma(t_a, t_n, t_b) \), conclude \( \exists t_a' \in A \), such that \( t_a' \equiv_i^a t_a \), \( t_a' \equiv_i^n t_a \), \( t_a' \equiv_i^b t_a \), and \( t_a' \equiv_i \gamma(t_a, t_n, t_b) \) by Def. 19. Thus, since \( t \equiv_i^a t_a \), \( t \equiv_i^n t_a \), \( t \equiv_i^b t_a \), and \( t \equiv_i ^i \gamma(t_a, t_n, t_b) \), have \( t_a' = t \) from Lem. 13 and since \( t_a' \in A \) conclude \( t \in A \).

  \item \( t \in N \): Since \( t_n \in N \), \( t_a, t_b \in K^i(S_i) \) and \( \gamma(t_a, t_n, t_b) \), conclude \( \exists t_n' \in N \), such that \( t_n' \equiv_i^a t_n \), \( t_n' \equiv_i^n t_n \), \( t_n' \equiv_i^b t_n \), and \( t_n' \equiv_i \gamma(t_a, t_n, t_b) \) by Def. 20. Thus, since \( t \equiv_i^a t_a \), \( t \equiv_i^n t_n \), \( t \equiv_i^b t_n \), and \( t \equiv_i \gamma(t_a, t_n, t_b) \), have \( t_n' = t \) from Lem. 13 and since \( t_n' \in N \) conclude \( t \in N \).

  \item \( t \in B \): Since \( t_b \in B \), \( t_a, t_n \in K^i(S_i) \) and \( \gamma(t_a, t_n, t_b) \), conclude \( \exists t_b' \in B \), such that \( t_b' \equiv_i^b t_b \), \( t_b' \equiv_i^a t_b \), \( t_b' \equiv_i^n t_b \), and \( t_b' \equiv_i \gamma(t_a, t_n, t_b) \) by Def. 21. Thus, since \( t \equiv_i^a t_a \), \( t \equiv_i^n t_n \), \( t \equiv_i^b t_n \), and \( t \equiv_i \gamma(t_a, t_n, t_b) \), have \( t_b' = t \) from Lem. 13 and since \( t_b' \in B \) conclude \( t \in B \).
\end{itemize}